# Single-chip USB to UART Bridge CP2102C Data Sheet The CP2102C devices are designed to quickly add USB to your applications by eliminating firmware complexity and reducing development time. These highly-integrated USB-to-UART bridge controllers provide a simple solution for updating RS-232 designs to USB using a minimum of components and PCB space. CP2102C includes a USB 2.0 full-speed function controller, USB transceiver, oscillator, and Universal Asynchronous Receiver/Transmitter (UART) in packages as small as 4 mm x 4 mm. No other external USB components are required for development. No support for customizing device's configuration. By eliminating the need for complex firmware, CP2102C devices enable quick USB connectivity with minimal development effort. CP2102C is ideal for a wide range of applications, including the following: - POS terminals - USB dongles - · Gaming controllers - Medical equipment - Data loggers ### **KEY FEATURES** - · No firmware development required - Integrated USB transceiver; no external resistors required - Integrated clock; no external crystal required - · USB 2.0 full-speed compatible - · Data transfer rates up to 3 Mbaud - · Low operating current: 9.5 mA - Standard CDC drivers no custom driver needed. Singel 3 | B-2550 Kontich | Belgium | Tel.+32(0)3 458 30 33 info@alcom.be | www.alcom.be | www.alcom.be | t r o n i c s Rivium 1e straat 52 | 2909 LE Capelle aan den Ussel | The Netherlands A STELIAU TECHNOLOGY COMPANY Tel.+31(0)10 288 25 00 | info@alcom.nl | www.alcom.nl # 1. Feature List and Ordering Information Figure 1.1. CP2102C Part Numbering The CP2102C devices have the following features: - · Single-Chip USB-to-UART Data Transfer - · Integrated USB transceiver; no external resistors required - · Integrated clock; no external crystal required - · On-chip power-on reset circuit - On-chip voltage regulator 3.3 V output - USB Function Controller - USB Specification 2.0 compliant; full-speed (12 Mbps) - · USB suspend states supported via SUSPEND pins - · USB communication device class - · Standard USB CDC requires no custom driver - · Works with existing COM port Applications - · Supported on Windows, Mac, and Linux - Single power supply of 3.0 to 3.6 V or 3.0 to 5.25 V - Universal Asynchronous Receiver/Transmitter (UART) - · All handshaking and modem interface signals - · Data formats supported - Data bits 5, 6, 7, and 8 - Stop bits 1, 1.5, and 2 - · Parity odd, even, mark, space, no parity - · Baud rates: 300 baud to 3 Mbaud - 512 byte receive buffer - · 512 byte transmit buffer - Hardware handshaking supported **Table 1.1. Product Selection Guide** | Ordering<br>Part Number | GPIOs | Battery<br>Charger Detect | Separate VIO<br>and VDD Pins | Pb-free<br>(RoHS Compliant) | Temperature<br>Range | Package | |-------------------------|-------|---------------------------|------------------------------|-----------------------------|----------------------|---------| | CP2102C-A01-GQFN28 | 0 | _ | _ | Yes | -40 to +85 °C | QFN28 | | CP2102C-A01-GQFN24 | 0 | _ | Yes | Yes | -40 to +85 °C | QFN24 | ### Note: 1. Devices with the same ordering part number may have different types of pin 1 indicators. However, all of these variants can use the same landing diagram as long as the recommended landing diagram instructions are followed # **Table of Contents** | 1. | Feature List and Ordering Information | . 2 | |----|------------------------------------------------------------------|------| | 2. | Typical Connection Diagrams | . 5 | | | 2.1 Power | . 5 | | | 2.2 USB | . 6 | | 3. | Electrical Specifications | . 8 | | | 3.1 Electrical Characteristics | . 8 | | | 3.1.1 Recommended Operating Conditions | . 8 | | | 3.1.2 Power Consumption | | | | 3.1.3 Reset and Supply Monitor. | | | | 3.1.4 Internal Oscillator. | | | | 3.1.5 5 V Voltage Regulator | | | | 3.1.6 UART and Suspend I/O DC Electrical Characteristics | | | | 3.1.7 USB Transceiver | | | | 3.2 Thermal Conditions | .11 | | | 3.3 Absolute Maximum Ratings | .12 | | | 3.4 Typical Performance Curves | .13 | | 4. | Functional Description | . 14 | | | 4.1 USB Function Controller and Transceiver | .14 | | | 4.2 Universal Asynchronous Receiver/Transmitter (UART) Interface | .14 | | | 4.2.1 Baud Rate Generation | | | | 4.2.2 Sending Break Signaling | .15 | | | 4.3 Additional Features | .16 | | | 4.3.1 Hardware Handshaking (RTS and CTS) | | | | 4.3.2 Data Throughput Optimization | | | | 4.3.3 Modem Control (DSR, DTR, DCD, RI) | .17 | | | 4.3.4 Receiver Timeout | .17 | | 5. | Pin Definitions | . 18 | | | 5.1 CP2102C QFN28 Pin Definitions | .18 | | | 5.2 CP2102C QFN24 Pin Definitions | | | 6. | QFN28 Package Specifications | 22 | | • | 6.1 QFN28 Package Dimensions | | | | | | | | 6.2 QFN28 PCB Land Pattern | | | | 6.3 QFN28 Package Marking | | | 7. | QFN24 Package Specifications | | | | 7.1 QFN24 Package Dimensions | .26 | | | 7.2 QFN24 PCB Land Pattern | .28 | | | 7.3 QFN24 Package Marking | .29 | | 8. | Revision History | <br> | <br> | 30 | |----|------------------|------|------|----| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # 2. Typical Connection Diagrams ### 2.1 Power In all cases, a 1 $k\Omega$ pull-up on the RSTb pin is recommended. This pull-up should be tied to VIO on devices that have it. On devices where VIO is connected to VDD or devices that do not have VIO, this pull-up should be tied to VDD. The RSTb pin will be driven low during power-on and power failure reset events. The figure below shows a typical connection diagram for the power pins of the CP2102C devices when the internal regulator is used and USB is connected (bus-powered). Figure 2.1. Connection Diagram with Voltage Regulator Used and USB Connected (Bus-Powered) The figure below shows a typical connection diagram for the power pins of the CP2102C devices when the internal regulator is used and USB is connected (self-powered). Figure 2.2. Connection Diagram with Voltage Regulator Used and USB Connected (Self-Powered) The figure below shows a typical connection diagram for the power pins of the CP2102C devices when the internal 5 V-to-3.3 V regulator is not used. Figure 2.3. Connection Diagram with Voltage Regulator Not Used ### 2.2 USB The figure below shows a typical connection bus-powered diagram for the USB pins of the CP2102C devices including ESD protection diodes on the USB pins. **Note:** There are two relevant restrictions on the VBUS pin voltage in self-powered and bus-powered configurations. The first is the absolute maximum voltage on the VBUS pin, which is defined as VIO + 2.5 V in Table 3.9 Absolute Maximum Ratings on page 12. The second is the Input High Voltage (VIH) for VBUS to detect when the device is connected to a bus, which is defined as VIO – 0.6 V in Table 3.6 UART and Suspend I/O DC Electrical Characteristics on page 10. A resistor divider (or functionally-equivalent circuit) on VBUS is required to meet these specifications and ensure reliable device operation. In this case, the current limitation of the resistor divider prevents high VBUS pin leakage current, even though the VIO + 2.5 V specification is not strictly met while the device is not powered. Figure 2.4. Bus-Powered Connection Diagram for USB Pins The figure below shows a typical connection self-powered diagram for the USB pins of the CP2102C devices including ESD protection diodes on the USB pins. **Note:** There are two relevant restrictions on the VBUS pin voltage in self-powered and bus-powered configurations. The first is the absolute maximum voltage on the VBUS pin, which is defined as VIO + 2.5 V in Table 3.9 Absolute Maximum Ratings on page 12. The second is the Input High Voltage (VIH) for VBUS to detect when the device is connected to a bus, which is defined as VIO – 0.6 V in Table 3.6 UART and Suspend I/O DC Electrical Characteristics on page 10. A resistor divider (or functionally-equivalent circuit) on VBUS is required to meet these specifications and ensure reliable device operation. In this case, the current limitation of the resistor divider prevents high VBUS pin leakage current, even though the VIO + 2.5 V specification is not strictly met while the device is not powered. Figure 2.5. Self-Powered Connection Diagram for USB Pins # 3. Electrical Specifications ### 3.1 Electrical Characteristics All electrical parameters in all tables are specified under the conditions listed in Table 3.1 Recommended Operating Conditions on page 8, unless stated otherwise. ### 3.1.1 Recommended Operating Conditions **Table 3.1. Recommended Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------|--------------------|----------------|------|-----|----------|------| | Operating Supply Voltage on VDD | V <sub>DD</sub> | | 3.0 | _ | 3.6 | V | | Operating Supply Voltage on VIO <sup>3</sup> | V <sub>IO</sub> | | 1.71 | _ | $V_{DD}$ | V | | Operating Supply Voltage on VRE-GIN | V <sub>REGIN</sub> | | 3.0 | _ | 5.25 | V | | Operating Ambient Temperature | T <sub>A</sub> | | -40 | _ | 85 | °C | ### Note: - 1. Standard USB compliance tests require 3.0 V on VDD for compliant operation. - 2. All voltages with respect to GND. - 3. On devices without a VIO pin, $V_{IO} = V_{DD}$ . - 4. I/O levels are undefined whenever VIO is less than 1 V. # 3.1.2 Power Consumption **Table 3.2. Power Consumption** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------|-----------------|--------------------------------------------------------|-----|------|-----|------| | Normal Operation <sup>1, 2</sup> | I <sub>DD</sub> | 115200 baud transmitting continuous bidirectional data | _ | 9.5 | _ | mA | | | | 3 Mbaud transmitting continuous bidirectional data | _ | 13.7 | _ | mA | | USB Suspend <sup>1, 2</sup> | I <sub>DD</sub> | | _ | 195 | _ | μA | | Held in Reset <sup>1, 2</sup> | I <sub>DD</sub> | | _ | 1.3 | _ | mA | | USB Pull-up <sup>3</sup> | I <sub>PU</sub> | | _ | 200 | 230 | μA | ### Note: - 1. Includes supply current from internal LDO regulator, supply monitor, and internal oscillators. These power consumption numbers are only for the CP2102C and do not include an external RS232 transceiver or other external circuitry. - USB Pull-up current should be added for total supply current. Normal and suspended supply current is current flowing into VRE-GIN. - 3. The USB Pull-up supply current values are calculated values based on USB specifications. USB Pull-up supply current is current flowing from VDD to GND through USB pull-down/pull-up resistors on D+ and D-. # 3.1.3 Reset and Supply Monitor Table 3.3. Reset and Supply Monitor | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------|-------------------|---------------------------------------------------------|------|------|------|------| | VDD Supply Monitor Threshold | $V_{VDDM}$ | | 1.95 | 2.05 | 2.15 | V | | Power-On Reset (POR) Threshold | V <sub>POR</sub> | Rising Voltage on VDD | _ | 1.2 | _ | V | | | | Falling Voltage on VDD | 0.75 | _ | 1.36 | V | | VDD Ramp Time | t <sub>RMP</sub> | Time to V <sub>DD</sub> > 2.2 V | 10 | _ | _ | μs | | Reset Delay from POR | t <sub>POR</sub> | Relative to V <sub>DD</sub> > V <sub>POR</sub> | 3 | 10 | 31 | ms | | Reset Delay from non-POR source | t <sub>RST</sub> | Time between release of reset source and code execution | _ | 50 | _ | μs | | RSTb Low Time to Generate Reset | t <sub>RSTL</sub> | | 15 | _ | _ | μs | | | | | | | | | # Note: # 3.1.4 Internal Oscillator Table 3.4. Internal Oscillator | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------|--------------------|-----------------------------------|------|------|------|--------| | Internal Oscillator Frequency | fosc | Full Temperature and Supply Range | 47.3 | 48 | 48.7 | MHz | | Power Supply Sensitivity | PSS <sub>OSC</sub> | T <sub>A</sub> = 25 °C | _ | 0.02 | _ | %/V | | Temperature Sensitivity | TS <sub>OSC</sub> | V <sub>DD</sub> = 3.0 V | _ | 45 | _ | ppm/°C | <sup>1.</sup> The RSTb pin will be driven low during power-on and power failure reset events. # 3.1.5 5 V Voltage Regulator Table 3.5. 5V Voltage Regulator | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------|----------------------|----------------------------------|-----|----------------------|------|------| | Input Voltage Range <sup>1</sup> | V <sub>REGIN</sub> | | 3.0 | _ | 5.25 | V | | Output Voltage on VDD <sup>2</sup> | V <sub>REGOUT</sub> | Output Current = 1 to 100 mA | 3.1 | 3.3 | 3.6 | V | | | | Regulation range (VREGIN ≥ 4.1V) | | | | | | | | Output Current = 1 to 100 mA | _ | V <sub>REGIN</sub> – | _ | V | | | | Dropout range (VREGIN < 4.1V) | | V <sub>DROPOUT</sub> | | | | Output Current <sup>2</sup> | I <sub>REGOUT</sub> | | _ | _ | 100 | mA | | Dropout Voltage | V <sub>DROPOUT</sub> | Output Current = 100 mA | _ | _ | 0.8 | V | ### Note: - 1. Input range to meet the Output Voltage on VDD specification. If the 5 V voltage regulator is not used, VREGIN should be tied to VDD. - 2. Output current is total regulator output, including any current required by the device. # 3.1.6 UART and Suspend I/O DC Electrical Characteristics Table 3.6. UART and Suspend I/O DC Electrical Characteristics | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------|-----------------|----------------------------------------------------------------------|-----------------------|-----|-----------------------|------| | Output High Voltage | V <sub>OH</sub> | $I_{OH} = -7 \text{ mA}, V_{IO} \ge 3.0 \text{ V}$ | V <sub>IO</sub> - 0.7 | _ | _ | V | | | | $I_{OH}$ = -3.3 mA, 2.2 V $\leq$ V $_{IO}$ $<$ 3.0 V | V <sub>IO</sub> x 0.8 | _ | _ | V | | | | $I_{OH}$ = -1.8 mA, 1.71 V $\leq$ V <sub>IO</sub> $<$ 2.2 V | | | | | | Output Low Voltage | V <sub>OL</sub> | $I_{OL} = 13.5 \text{ mA}, V_{IO} \ge 3.0 \text{ V}$ | _ | _ | 0.6 | V | | | | I <sub>OL</sub> = 7 mA, 2.2 V ≤ V <sub>IO</sub> < 3.0 V | _ | _ | V <sub>IO</sub> x 0.2 | V | | | | $I_{OL} = 3.6 \text{ mA}, 1.71 \text{ V} \le V_{IO} < 2.2 \text{ V}$ | | | | | | Input High Voltage | V <sub>IH</sub> | | V <sub>IO</sub> - 0.6 | _ | _ | V | | Input Low Voltage | V <sub>IL</sub> | | _ | _ | 0.6 | V | | Pin Capacitance | C <sub>IO</sub> | | _ | 7 | _ | pF | | Weak Pull-Up Current | I <sub>PU</sub> | V <sub>DD</sub> = 3.6 | -30 | -20 | -10 | μΑ | | (V <sub>IN</sub> = 0 V) | | | | | | | | Input Leakage (Pullups off or Analog) | I <sub>LK</sub> | GND < V <sub>IN</sub> < V <sub>IO</sub> | -1.1 | _ | 1.1 | μА | | Input Leakage Current with V <sub>IN</sub> above V <sub>IO</sub> | I <sub>LK</sub> | V <sub>IO</sub> < V <sub>IN</sub> < V <sub>IO</sub> +2.0 V | 0 | 5 | 150 | μΑ | # 3.1.7 USB Transceiver Table 3.7. USB Transceiver | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | • | | <u>'</u> | | | | | V <sub>OH</sub> | V <sub>DD</sub> ≥ 3.0V | 2.8 | _ | _ | V | | V <sub>OL</sub> | V <sub>DD</sub> ≥ 3.0V | _ | _ | 0.8 | V | | V <sub>CRS</sub> | | 1.3 | _ | 2.0 | V | | Z <sub>DRV</sub> | Driving High | 28 | 36 | 44 | Ω | | | Driving Low | 28 | 36 | 44 | | | R <sub>PU</sub> | Full Speed (D+ Pull-up) | 1.425 | 1.5 | 1.575 | kΩ | | T <sub>R</sub> | Full Speed | 4 | _ | 20 | ns | | T <sub>F</sub> | Full Speed | 4 | _ | 20 | ns | | | | | | | l | | V <sub>DI</sub> | (D+) - (D-) | 0.2 | _ | _ | V | | | | | | | | | V <sub>CM</sub> | | 0.8 | _ | 2.5 | V | | IL | Pullups Disabled | _ | <1.0 | _ | μA | | | V <sub>OH</sub> V <sub>OL</sub> V <sub>CRS</sub> Z <sub>DRV</sub> R <sub>PU</sub> T <sub>R</sub> T <sub>F</sub> V <sub>DI</sub> V <sub>CM</sub> | $V_{OH}$ $V_{DD} \ge 3.0V$ $V_{OL}$ $V_{DD} \ge 3.0V$ $V_{CRS}$ $Z_{DRV}$ Driving High Driving Low $R_{PU}$ Full Speed (D+ Pull-up) $T_{R}$ Full Speed $V_{DI}$ (D+) - (D-) $V_{CM}$ | VOH VDD ≥ 3.0V 2.8 VOL VDD ≥ 3.0V — VCRS 1.3 ZDRV Driving High 28 Driving Low 28 RPU Full Speed (D+ Pull-up) 1.425 TR Full Speed 4 TF Full Speed 4 VDI $ (D+) - (D-) $ 0.2 VCM 0.8 | VOH VDD ≥ 3.0V 2.8 — VOL VDD ≥ 3.0V — — VCRS 1.3 — ZDRV Driving High 28 36 Driving Low 28 36 RPU Full Speed (D+ Pull-up) 1.425 1.5 TR Full Speed 4 — TF Full Speed 4 — VDI (D+) - (D-) 0.2 — VCM 0.8 — | VOH VDD ≥ 3.0V 2.8 — — VOL VDD ≥ 3.0V — — 0.8 VCRS 1.3 — 2.0 ZDRV Driving High 28 36 44 Driving Low 28 36 44 RPU Full Speed (D+ Pull-up) 1.425 1.5 1.575 TR Full Speed 4 — 20 TF Full Speed 4 — 20 VDI (D+) - (D-) 0.2 — — VCM 0.8 — 2.5 | # 3.2 Thermal Conditions **Table 3.8. Thermal Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------|---------------|----------------|-----|------|-----|------| | Thermal Resistance (Junction to | $\theta_{JA}$ | QFN24 Packages | _ | 30 | _ | °C/W | | Ambient) | | QFN28 Packages | _ | 26 | _ | °C/W | | Thermal Resistance (Junction to | $\theta_{JC}$ | QFN24 Packages | _ | 24.2 | _ | °C/W | | Case) | | QFN28 Packages | _ | 18.8 | _ | °C/W | | Thermal Characterization Parame- | $\Psi_{JT}$ | QFN24 Packages | _ | 0.3 | _ | °C/W | | ter (Junction to Top) | | QFN28 Packages | _ | 0.3 | - | °C/W | # Note: 1. Thermal resistance assumes a multi-layer PCB with any exposed pad soldered to a PCB pad. # 3.3 Absolute Maximum Ratings Stresses above those listed in 3.3 Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at <a href="http://www.silabs.com/support/quality/pages/default.aspx">http://www.silabs.com/support/quality/pages/default.aspx</a>. **Table 3.9. Absolute Maximum Ratings** | Parameter | Symbol | Test Condition | Min | Max | Unit | |-------------------------------------------------------------------------------------------|--------------------|-------------------------|---------|----------------------|------| | Ambient Temperature Under Bias | T <sub>BIAS</sub> | | -55 | 125 | °C | | Storage Temperature | T <sub>STG</sub> | | -65 | 150 | °C | | Voltage on VDD | $V_{DD}$ | | GND-0.3 | 4.2 | V | | Voltage on VIO <sup>2</sup> | V <sub>IO</sub> | | GND-0.3 | 4.2 | V | | Voltage on VREGIN | V <sub>REGIN</sub> | | GND-0.3 | 5.8 | V | | Voltage on D+ or D- | V <sub>USBD</sub> | | GND-0.3 | V <sub>DD</sub> +0.3 | V | | Voltage on UART pins, VBUS, RSTb, | V <sub>IN</sub> | V <sub>IO</sub> > 3.3 V | GND-0.3 | 5.8 | V | | or any other non-power, non-USB pin | | V <sub>IO</sub> < 3.3 V | GND-0.3 | V <sub>IO</sub> +2.5 | V | | Total Current Sunk into Supply Pin | I <sub>VDD</sub> | | _ | 400 | mA | | Total Current Sourced out of Ground Pin | I <sub>GND</sub> | | 400 | _ | mA | | Current Sourced or Sunk by any UART pins, VBUS, RSTb, or any other non-power, non-USB pin | I <sub>IO</sub> | | -100 | 100 | mA | | Operating Junction Temperature | TJ | | -40 | 105 | °C | | Operating Junction Temperature | T <sub>J</sub> | | -40 | 105 | °C | ## Note: - 1. Exposure to maximum rating conditions for extended periods may affect device reliability. - 2. On devices without a VIO pin, $V_{IO} = V_{DD}$ # 3.4 Typical Performance Curves Figure 3.1. Typical V<sub>OH</sub> Curves Figure 3.2. Typical V<sub>OL</sub> Curves # 4. Functional Description ### 4.1 USB Function Controller and Transceiver The Universal Serial Bus function controller in the CP2102C is a USB 2.0 compliant full-speed device with integrated transceiver and on-chip matching and pull-up resistors. The USB function controller manages all data transfers between the USB and the UART as well as command requests generated by the USB host controller and commands for controlling the function of the UART. The USB Suspend and Resume signals are supported for power management of both the CP2102C device as well as external circuitry. The CP2102C will enter Suspend mode when Suspend signaling is detected on the bus. On entering Suspend mode, the CP2102C asserts the SUSPEND and SUSPEND and SUSPEND and SUSPEND are also asserted after a CP2102C reset until device configuration during USB Enumeration is complete. The CP2102C exits Suspend mode when any of the following occur: - 1. Resume signaling is detected or generated. - 2. A USB Reset signal is detected. - 3. A device reset occurs. On exit of Suspend mode, the SUSPEND and SUSPENDb signals are de-asserted. Both SUSPEND and SUSPENDb temporarily float high during a CP2102C reset. If this behavior is undesirable, a strong pull-down (10 $k\Omega$ ) can be used to ensure SUSPENDb remains low during reset. ### 4.2 Universal Asynchronous Receiver/Transmitter (UART) Interface The CP2102C UART interface consists of the TX (transmit) and RX (receive) data signals as well as the RTS, CTS, DSR, DTR, DCD, and RI control signals. The UART supports DSR/DTR and RTS/CTS handshaking. The UART is programmable to support a variety of data formats and baud rates. The data formats and baud rates available are listed in the table below. Table 4.1. Data Formats and Baud Rates | Parameter | Available Values | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Data Bits | 5, 6, 7, and 8 | | Stop Bits | 1, 1.5 <sup>1</sup> , and 2 | | Party Types | none, even, odd, mark, space | | Baud Rates | 300, 600, 1200, 1800, 2400, 4000, 4800, 7200, 9600, 14400, 16000, 19200, 28800, 38400, 51200, 56000, 57600, 64000, 76800, 115200, 128000, 153600, 230400, 250000, 256000, 460800, 500000, 576000, 921600, 1000000, 1200000, 1500000, 2000000, 3000000 | | Note: 1. 5-bit only. | | ### 4.2.1 Baud Rate Generation The baud rate generator is very flexible, allowing the user to request any baud rate in the range from 300 baud to 3 Mbaud. If the baud rate cannot be directly generated from the 48 MHz oscillator, the device will choose the closest possible option. The actual baud rate is dictated by the following equations. $$Clock\ Divider = \frac{48\ MHz}{2 \times Prescale \times Requested\ Baud\ Rate}$$ Actual Baud Rate = $$\frac{48 \text{ MHz}}{2 \times \text{Prescale} \times \text{Clock Divider}}$$ In both cases, the Prescale value is 4 if the Requested Baud Rate is $\leq$ 365 baud and 1 if the Requested Baud Rate value is > 365 baud. Most baud rates can be generated with an error of less than 1.0%. A general rule of thumb for the majority of UART applications is to limit the baud rate error on both the transmitter and the receiver to no more than $\pm 2\%$ . The Clock Divider value is rounded to the nearest integer, which may produce an error source. Another error source will be the 48 MHz oscillator, which is accurate to $\pm 0.25\%$ . Knowing the actual and requested baud rates, the total baud rate error can be found using the equation below. $$ext{Baud Rate Error} \ (\%) = 100 imes \left(1 - rac{ ext{Actual Baud Rate}}{ ext{Requested Baud Rate}} ight) \pm 0.25\%$$ ### 4.2.2 Sending Break Signaling The CP2102C supports break signaling with an external 10k Ohm resistor between TXD and ground. This resistor is sufficient for break signaling across all baud rates. When a Send Break command is received, the CP2102C halts adding new data to the transmitter FIFO and will wait 6 byte times for inflight data to complete transmission. It will not process other USB transactions such as RX data reception while waiting - transactions will be processed once break is initiated. If RTS TX Control is enabled, RTS will also begin asserting. Once the 6 byte time has expired, the CP2102C places the TXD line in a high-impedance state - ignoring flow control status - and the external resistor pulls down TXD to initiate a break. While sending break, USB transactions including RX data reception normally. When a Stop Break command is received, the CP2102C removes TXD from the high impedance state. It is held for 1 byte time to allow for stabilization. After that time has expired the transmitter resumes normal operations, and RTS (if RTS TX Control is enabled) signals wait the specified hold time. ### 4.3 Additional Features ### 4.3.1 Hardware Handshaking (RTS and CTS) To utilize the functionality of the RTS and CTS pins of the CP2102C, the device must be configured to use hardware flow control on the USB host. RTS, or Ready To Send, is an active-low output from the CP2102C and indicates to the external UART device that the CP2102C's UART RX FIFO has not reached the FLOW OFF watermark level of 448 bytes and is ready to accept more data. When the amount of data in the RX FIFO reaches the watermark, the CP2102C pulls RTS high to indicate to the external UART device to stop sending data. The CP2102C does not pull RTS low again until the UART RX FIFO is at the FLOW ON watermark level of 384 bytes (at least 128 free bytes). This hysteresis allows for optimal operation. **Note:** RTS TX Control signaling is a special mode that asserts RTS while the CP2102C is transmitting. This mode is not available below 300 baud. RTS hardware flow control works at all baud rates. CTS, or Clear To Send, is an active-low input to the CP2102C and is used by the external UART device to indicate to the CP2102C when the external UART device's RX FIFO is getting full. The CP2102C will not send more than two bytes of data once CTS is pulled high. Hardware handshaking allows for optimal continuous transmission speeds at high baud rates (greater than 1 MBaud). The effective throughput depends on USB bus loading and host USB stack efficiency. The typical maximum continuous bidirectional data transfer is > 450 kbytes/s at 3 Mbaud. Figure 4.1. Using Hardware Flow Control with the CP2102C ### 4.3.2 Data Throughput Optimization Effective throughput depends on several factors: - · CP2102C placement on the physical USB device tree - · USB bus load from other devices - · Host OS USB stack efficiency - CP2102C configuration options Handshaking is required at high baud rates (greater than 1 MBaud) to avoid receiver overrun. A request to stop transmission is only initiated once the RX FIFO has reached the FLOW OFF watermark level. Once the USB bus lowers the RX FIFO level below the FLOW ON watermark, a request to continue transmission is sent. Hardware handshaking allows for optimal continuous transmission speeds at high baud rates. Using a Windows host PC, the CP2102C's typical maximum continuous bidirectional throughput is > 450 kbytes/s at 3 Mbaud (> 70% efficiency). For these performance numbers, the CP2102C is placed on a USB hub connected to the Windows host PC with a third party UART adapter. The only significant USB traffic is generated by the USB to UART devices. The Windows host PC is running automated tests with minimal CPU load. Certain conditions will reduce the maximum throughput at high baud rates (> 1Mbaud): - Using DSR, DTR, or DCD handshaking signals lowers maximum performance. Use hardware CTS/RTS only for peak performance. - Embedded events or error character insertion requires free space in the UART RX FIFO to post events to the host. At high baud rates with continuous data reception, this space may not be available. Limit maximum baud rates with continuous data reception to 1 MBaud when using embedded events or error character insertion to guarantee reception of events or the error character. - Transmitting an immediate character momentarily causes lower bidirectional throughput as the character forces a bypass of the current transmit FIFO. Once the character has been transmitted, the typical bidirectional throughput is restored. ### 4.3.3 Modem Control (DSR, DTR, DCD, RI) The modem control pins are enabled when requested on the host, it is controlled by the operating system's CDC driver. Note: Mac doesn't support modem control. **Table 4.2. Modem Control Signals** | Modem Control Signal | Description | |----------------------|----------------------------------------------------------------------------------| | DSR | Input to the CP2102C. Data Set Ready control input (active low). | | DTR | Output from the CP2102C. Data Terminal Ready control output (active low). | | | Note that this pin may toggle when opening a COM port on some operating systems. | | DCD | Input to the CP2102C. Data Carrier Detect control input (active low). | | RI | Input to the CP2102C. Ring Indicator control input (active low). | ### 4.3.4 Receiver Timeout The CP2102C supports a new custom vendor command to configure the internal buffer receive timeout. During normal operation, when data is received the receive buffer waits up to 2 ms or 128 character times, whichever is fewer, before transferring data to host. This timer is reset each time new data is received. For some usage models, this response time causes unwanted extra latency between receiving a byte at the UART and the byte being available on the host. The Set Receiver Max Timeout custom vendor command allows applications to set the timeout from .001 ms to 2 ms. Small values will cause the receiver to inefficiently use the 512 byte Receive Buffer and should not be used at high data rates (greater than 230400). # 5. Pin Definitions # 5.1 CP2102C QFN28 Pin Definitions Figure 5.1. CP2102C QFN28 Pinout Table 5.1. Pin Definitions for CP2102C QFN28 | Pin | Pin Name | Description | |--------|----------|----------------------------------------------------------------| | Number | | | | 1 | DCD | Digital Input. Data Carrier Detect control input (active low). | | 2 | RI | Digital Input. Ring Indicator control input (active low). | | 3 | GND | Ground | | 4 | D+ | USB Data Positive | | 5 | D- | USB Data Negative | | 6 | VDD | Supply Power Input / | | | | Voltage Regulator Output | | 7 | VREGIN | 5V Regulator Input | | Pin | Pin Name | Description | |--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Number | | | | 8 | VBUS | Digital Input. VBUS Sense Input. This pin should be connected to the VBUS signal of a USB network through a resistor divider as described in 2.2 USB. A 5 V signal on this pin indicates a USB network connection. | | 9 | RSTb | Active-low Reset | | 10 | NC | No Connect (leave this pin floating). | | 11 | SUSPENDb | Digital Output. This pin is driven low when the device enters the USB suspend state. | | 12 | SUSPEND | Digital Output. This pin is driven high when the device enters the USB suspend state. | | 13 | NC | No Connect (leave this pin floating). | | 14 | NC | No Connect (leave this pin floating). | | 15 | NC | No Connect (leave this pin floating). | | 16 | NC | No Connect (leave this pin floating). | | 17 | NC | No Connect (leave this pin floating). | | 18 | NC | No Connect (leave this pin floating). | | 19 | NC | No Connect (leave this pin floating). | | 20 | NC | No Connect (leave this pin floating). | | 21 | NC | No Connect (leave this pin floating). | | 22 | NC | No Connect (leave this pin floating). | | 23 | CTS | Digital Input. Clear To Send control input (active low). | | 24 | RTS | Digital Output. Ready To Send control output (active low). | | 25 | RXD | Digital Input. Asynchronous data input (UART Receive). | | 26 | TXD | Digital Output. Asynchronous data output (UART Transmit). | | 27 | DSR | Digital Input. Data Set Ready control input (active low). | | 28 | DTR | Digital Output. Data Terminal Ready control output (active low). | | Center | GND | Ground | # 5.2 CP2102C QFN24 Pin Definitions Figure 5.2. CP2102C QFN24 Pinout Table 5.2. Pin Definitions for CP2102C QFN24 | Pin | Pin Name | Description | |--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Number | | | | 1 | RI | Digital Input. Ring Indicator control input (active low). | | 2 | GND | Ground | | 3 | D+ | USB Data Positive | | 4 | D- | USB Data Negative | | 5 | VIO | I/O Supply Power Input | | 6 | VDD | Supply Power Input / | | | | Voltage Regulator Output | | 7 | VREGIN | 5 V Regulator Input | | 8 | VBUS | Digital Input. VBUS Sense Input. This pin should be connected to the VBUS signal of a USB network through aresistor divider as described in 2.2 USB. A 5 V signal on this pin indicates a USB network connection. | | 9 | RSTb | Active-low Reset | | 10 | NC | No Connect (leave this pin floating). | | Pin | Pin Name | Description | |--------|----------|---------------------------------------------------------------------------------------| | Number | | | | 11 | NC | No Connect (leave this pin floating). | | 12 | NC | No Connect (leave this pin floating). | | 13 | NC | No Connect (leave this pin floating). | | 14 | NC | No Connect (leave this pin floating). | | 15 | SUSPENDb | Digital Output. This pin is driven low when the device enters the USB suspend state. | | 16 | NC | No Connect (leave this pin floating). | | 17 | SUSPEND | Digital Output. This pin is driven high when the device enters the USB suspend state. | | 18 | CTS | Digital Input. Clear To Send control input (active low). | | 19 | RTS | Digital Output. Ready To Send control output (active low). | | 20 | RXD | Digital Input. Asynchronous data input (UART Receive). | | 21 | TXD | Digital Output. Asynchronous data output (UART Transmit). | | 22 | DSR | Digital Input. Data Set Ready control input (active low). | | 23 | DTR | Digital Output. Data Terminal Ready control output (active low). | | 24 | DCD | Digital Input. Data Carrier Detect control input (active low). | | Center | GND | Ground | # 6. QFN28 Package Specifications # 6.1 QFN28 Package Dimensions Figure 6.1. QFN28 Package Drawing Table 6.1. QFN28 Package Dimensions | Dimension | Min | Тур | Max | |-----------|----------|----------|------| | A | 0.70 | 0.75 | 0.80 | | A1 | 0.00 | _ | 0.05 | | A3 | | 0.20 REF | | | b | 0.20 | 0.25 | 0.30 | | D | 5.00 BSC | | | | D2 | 3.15 | 3.25 | 3.35 | | е | 0.50 BSC | | | | Е | 5.00 BSC | | | | E2 | 3.15 | 3.25 | 3.35 | | L | 0.45 | 0.55 | 0.65 | | aaa | 0.10 | | | | bbb | 0.10 | | | | ddd | 0.05 | | | | Dimension | Min | Тур | Max | |-----------|------|------|-----| | eee | | 0.08 | | | Z | 0.44 | | | | Υ | | 0.18 | | # Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC outline MO-220 except for custom features D2, E2, L, Z, and Y which are toleranced per supplier designation. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 6.2 QFN28 PCB Land Pattern Figure 6.2. QFN28 PCB Land Pattern Drawing Table 6.2. QFN28 PCB Land Pattern Dimensions | Dimension | Min | Max | |-----------|-----|-----| | C1 | 4.8 | 30 | | C2 | 4.8 | 30 | | Е | 0.5 | 50 | | X1 | 0.3 | 30 | | X2 | 3.3 | 35 | | Y1 | 0.9 | 95 | | Y2 | 3.3 | 35 | Dimension Min Max ### Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad. - 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 5. The stencil thickness should be 0.125 mm (5 mils). - 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 7. A 2 x 2 array of 1.2 mm square openings on a 1.5 mm pitch should be used for the center pad. - 8. A No-Clean, Type-3 solder paste is recommended. - 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ### 6.3 QFN28 Package Marking Figure 6.3. QFN28 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - YY The last two digits of the assembly year. - WW The two-digit workweek when the device was assembled. - # Indicates the hardware revision. Note: Firmware revision is not part of the package marking. # 7. QFN24 Package Specifications # 7.1 QFN24 Package Dimensions Figure 7.1. QFN24 Package Drawing Table 7.1. QFN24 Package Dimensions | Dimension | Min | Тур | Max | |-----------|----------|----------|------| | Α | 0.70 | 0.75 | 0.80 | | A1 | 0.00 | _ | 0.05 | | b | 0.18 | 0.25 | 0.30 | | D | | 4.00 BSC | | | D2 | 2.35 | 2.45 | 2.55 | | е | 0.50 BSC | | | | Е | 4.00 BSC | | | | E2 | 2.35 | 2.45 | 2.55 | | L | 0.30 | 0.40 | 0.50 | | aaa | _ | _ | 0.10 | | bbb | _ | _ | 0.10 | | ccc | _ | _ | 0.08 | | ddd | _ | _ | 0.10 | Dimension Min Typ Max # Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC Solid State Outline MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. # 7.2 QFN24 PCB Land Pattern Figure 7.2. PCB Land Pattern Drawing **Table 7.2. PCB Land Pattern Dimensions** | Dimension | Min | Max | | |-----------|------|-----|--| | C1 | 3.9 | 00 | | | C2 | 3.9 | 00 | | | Е | 0.50 | | | | X1 | 0.30 | | | | X2 | 2.5 | 55 | | | Y1 | 3.0 | 35 | | | Y2 | 2.5 | 55 | | Dimension Min Max ### Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad. - 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 5. The stencil thickness should be 0.125 mm (5 mils). - 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 7. A 2 x 2 array of 0.9 mm square openings on a 1.2 mm pitch should be used for the center pad. - 8. A No-Clean, Type-3 solder paste is recommended. - 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 7.3 QFN24 Package Marking Figure 7.3. Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - YY The last two digits of the assembly year. - · WW The two-digit workweek when the device was assembled. - # Indicates the hardware revision. Note: Firmware revision is not part of the package marking. # 8. Revision History # Revision 1.0 January 2025 · Initial release. **IoT Portfolio** www.silabs.com/IoT **SW/HW** www.silabs.com/simplicity **Quality** www.silabs.com/quality **Support & Community** www.silabs.com/community ### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Labs p ### Trademark Information Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silabs® and the Silicon Labs logo®, Bluegiga Logo®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Redpine Signals®, WiSeConnect, n-Link, EZLink®, EZRadio®, EZRadioPRO®, Gecko®, Gecko OS, Gecko OS, Studio, Precision32®, Simplicity Studio®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, the Zentri logo and Zentri DMS, Z-Wave®, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. Wi-Fi is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders.