

## DESCRIPTION

The MPM3811 is a monolithic, step-down, switch-mode converter with built-in, internal power MOSFETs and an inductor. The MPM3811 achieves 1A of continuous output current from a 2.3V to 5.5V input voltage with excellent load and line regulation. The MPM3811 is ideal for a wide range of applications, including high performance DSPs, wireless power, portable and mobile devices, and other low-power systems. The output voltage can be regulated as low as 0.6V. Only input capacitors, output capacitors, and feedback (FB) resistors are needed to complete the design.

The constant-on-time (COT) control scheme provides fast transient response, high light-load efficiency, and easy loop stabilization.

Full protection features include cycle-by-cycle current limiting and thermal shutdown.

The MPM3811 requires a minimal number of readily available, standard, external components and is available in an ultra-small QFN-10 (2mmx2mmx1.6mm) package.

## FEATURES

- Up to 91% Peak Efficiency
- Wide 2.3V to 5.5V Operating Input Range
- Output Voltage as Low as 0.6V
- 100% Duty Cycle in Dropout
- 1A Output Current
- 2.2MHz Frequency
- EN for Power Sequencing
- Cycle-by-Cycle Over-Current Protection (OCP)
- 0.5ms Internal Soft-Start (SS) Time
- Output Discharge
- Short-Circuit Protection (SCP) with Hiccup Mode
- Thermal Shutdown
- Stable with Low ESR Output Ceramic Capacitors
- Available in a QFN10 (2mmx2mmx1.6mm) Package

## APPLICATIONS

- Optical Modules
- IoT Devices
- Handheld Printers/POS
- Portable Devices
- Low Voltage I/O System Power
- Space-Constraint Systems

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

# TYPICAL APPLICATION



MPM3811 Rev.1.0 8/31/2018 www.MonolithicPower.com

MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2018 MPS. All Rights Reserved.



Singel 3 | B-2550 Kontich | Belgium | Tel. +32 (0)3 458 30 33 | info@alcom.be | www.alcom.be Rivium 1e straat 52 | 2909 LE Capelle aan den Ijssel | The Netherlands | Tel. +31 (0)10 288 25 00 | info@alcom.nl | www.alcom.nl



### **ORDERING INFORMATION**

| Part Number | Package                | Top Marking |
|-------------|------------------------|-------------|
| MPM3811GG   | QFN-10 (2mmx2mmx1.6mm) | See Below   |

\* For Tape & Reel, add suffix –Z (e.g.: MPM3811GG–Z).

### **TOP MARKING**

FPY LLL

FP: Product code of MPM3811GG Y: Year code LLL: Lot number



### **PACKAGE REFERENCE**



| Pin # | Name | Description                                                                                                                                                                              |
|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | VIN  | <b>Supply voltage.</b> The MPM3811 operates from a +2.3V to +5.5V unregulated input range. A decoupling capacitor is needed to prevent large voltage spikes from appearing at the input. |
| 2 - 4 | SW   | <b>Output switching node.</b> SW is the drain of the internal, high-side, P-channel MOSFET. SW is not for testing and is for internal use only.                                          |
| 5     | EN   | On/off control.                                                                                                                                                                          |
| 6 - 8 | OUT  | Output voltage power rail and input sense pin for output voltage. Connect the load to OUT. An output capacitor is needed at OUT to decrease the output voltage ripple.                   |
| 9     | FB   | <b>Feedback.</b> An external resistor divider from the output to GND tapped to FB sets the output voltage.                                                                               |
| 10    | GND  | Power ground.                                                                                                                                                                            |

### **PIN FUNCTIONS**

## ABSOLUTE MAXIMUM RATINGS (1)

| Supply voltage (V <sub>IN</sub> )          | 6V          |
|--------------------------------------------|-------------|
| V <sub>SW</sub> 0.3V (-5V fc               | or <10ns)   |
| to 6V (8V for <10ns or 10V                 |             |
| All other pins0                            | .3V to 6V   |
| Junction temperature                       | 150°C       |
| Lead temperature                           | 260°C       |
| Continuous power dissipation ( $T_A = +25$ | 5°C) (2)(4) |
|                                            | 1.6W        |
| Storage temperature65°C to                 | o +150°C    |

### Recommended Operating Conditions <sup>(3)</sup>

| Supply voltage (V <sub>IN</sub> )           | 2.3V to 5.5V   |
|---------------------------------------------|----------------|
| Operating junction temp. (T <sub>J</sub> ). | 40°C to +125°C |

| Thermal Resistance           | θја | θις       |
|------------------------------|-----|-----------|
| QFN-10 (2mmx2mmx1.6mm)       |     |           |
| EVM3811-G-00A <sup>(4)</sup> | 70  | . 34 °C/W |
| JESD51-7 <sup>(5)</sup>      | 80  | . 35 °C/W |

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on EVM3811-G-00A, 2-layer PCB
- 5) The value of  $\theta_{JA}$  given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application.



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 3.6V,  $T_J$  = -40°C to +125°C <sup>(6)</sup>, typical value is tested at  $T_J$  = +25°C. The limit over temperature is guaranteed by characterization, unless otherwise noted.

| Parameter                                  | Symbol              | Condition                                                                                    | Min   | Тур   | Max   | Units |
|--------------------------------------------|---------------------|----------------------------------------------------------------------------------------------|-------|-------|-------|-------|
|                                            | V <sub>FB</sub>     | 2.3V ≤ V <sub>IN</sub> ≤ 5.5V, T <sub>J</sub> = 25°C                                         | 0.594 | 0.600 | 0.606 | V     |
| Feedback voltage                           |                     | T <sub>J</sub> = -40°C to +125°C                                                             | 0.588 | 0.600 | 0.612 |       |
| Feedback current                           | I <sub>FB</sub>     | V <sub>FB</sub> = 0.63V                                                                      |       | 50    | 100   | nA    |
| P-FET switch on resistance                 | R <sub>DSON_P</sub> |                                                                                              |       | 130   |       | mΩ    |
| N-FET switch on resistance                 | Rdson_n             |                                                                                              |       | 100   |       | mΩ    |
| Dropout resistance                         | R <sub>DR</sub>     | 100% on duty                                                                                 |       | 250   |       | mΩ    |
| Switch leakage                             |                     | $V_{EN} = 0V, T_J = 25^{\circ}C$                                                             |       | 0     | 1     | μA    |
| P-FET peak current limit                   |                     |                                                                                              | 1.4   | 1.7   |       | Α     |
| Switching frequency                        | fs                  | $V_{IN} = 5V, V_{OUT} = 1.2V, I_{OUT} = 500 \text{mA}, T_J = 25^{\circ}\text{C}^{-(6)}$      | 1920  | 2400  | 2910  | kHz   |
|                                            | Is                  |                                                                                              | 1800  | 2400  | 3000  | kHz   |
| Minimum off time                           | TMIN-OFF            |                                                                                              |       | 60    |       | ns    |
| Minimum on time (7)                        | Tmin-on             |                                                                                              |       | 60    |       | ns    |
| Soft-start time                            | T <sub>SS-ON</sub>  | V <sub>OUT</sub> rise from 10% to 90%                                                        |       | 0.5   |       | ms    |
| Under-voltage lockout threshold rising     |                     |                                                                                              |       | 2     | 2.25  | V     |
| Under-voltage lockout threshold hysteresis |                     |                                                                                              |       | 150   |       | mV    |
| EN input logic low voltage                 |                     |                                                                                              |       |       | 0.4   | V     |
| EN input logic high voltage                |                     |                                                                                              | 1.2   |       |       | V     |
| EN input current                           |                     | $V_{EN} = 2V$                                                                                |       | 1.2   |       | μA    |
| EN input current                           |                     | $V_{EN} = 0V$                                                                                |       | 0     |       | μA    |
| Supply current (shutdown)                  |                     | $V_{EN} = 0V, T_J = 25^{\circ}C$                                                             |       | 0     | 1     | μA    |
| Supply current (quiescent)                 |                     | V <sub>IN</sub> = 3.6V, V <sub>EN</sub> = 2V, V <sub>FB</sub> = 0.63V, T <sub>J</sub> = 25°C |       | 340   | 400   | μA    |
| Thermal shutdown (7)                       |                     |                                                                                              |       | 160   |       | °C    |
| Thermal hysteresis (7)                     |                     |                                                                                              |       | 30    |       | °C    |
| Output discharge resistor                  | RDIS                | $V_{EN} = 0V, V_{OUT} = 1.2V$                                                                |       | 1     |       | kΩ    |
| Output inductor                            | L                   | - Test frequency 1MHz                                                                        |       | 0.47  |       | μH    |
|                                            | DCR                 |                                                                                              |       | 0.1   |       | Ω     |

#### NOTES:

6) Not tested in production. Guaranteed by over-temperature correlation.

7) Guaranteed by engineering sample characterization.

# **TYPICAL PERFORMANCE CHARACTERISTICS**

P





















## **BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



### **OPERATION**

The MPM3811 uses constant-on-time (COT) control with input voltage feed-forward to stabilize the switching frequency over the entire input range. The MPM3811 achieves 1A of continuous output current from a 2.3V to 5.5V input voltage with excellent load and line regulation. The output voltage can be regulated as low as 0.6V.

#### **Constant-On-Time (COT) Control**

Compare to fixed frequency pulse-width modulation (PWM) control, COT control offers a simpler control loop and faster transient response. By using an input voltage feedforward, the MPM3811 maintains a nearly constant switching frequency across the input and output voltage ranges. The switching pulse on time can be calculated with Equation (1):

$$T_{ON} = \frac{V_{OUT}}{V_{IN}} \cdot 0.455 \mu s$$
(1)

To prevent inductor current runaway during the load transient, the MPM3811 has a fixed minimum off time of 60ns. This minimum off time limit will not affect operation in steady state in any way.

### AAM Operation at Light Load

The MPM3811 uses advanced asynchronous modulation (AAM) power-save mode together with a zero-current cross detection (ZCD) circuit for light-load operation (see Figure 2). The AAM current ( $I_{AAM}$ ) is set internally. At light-load operation, the SW on-pulse time is decided by the on-time generator and AAM comparator.



Figure 2: Simplified AAM Control Logic

The MPM3811 uses the ZCD to determine when the inductor current begins reversing. When the inductor current reaches the ZCD threshold, the low-side switch is turned off. AAM and the ZCD circuit together makes the MPM3811 work in discontinuous conduction mode (DCM) continuously at light load, even if  $V_{OUT}$  is close to  $V_{IN}$ .

### Enable (EN)

When the input voltage is greater than the undervoltage lockout (UVLO) threshold (typically 2V), the MPM3811 can be enabled by pulling EN higher than 1.2V. Leave EN floating or pull EN down to ground to disable the MPM3811. There is an internal  $1.7M\Omega$  resistor from EN to ground.

When the device is disabled, the part goes into output discharge mode automatically. The internal discharge MOSFET provides a resistive discharge path for the output capacitor.

#### Soft Start (SS)

The MPM3811 has a built-in soft start (SS) that ramps up the output voltage at a controlled slew rate to avoid overshooting at start-up. The softstart time is about 0.5ms, typically.

#### Current Limit

The MPM3811 has a 1.7A high-side switch current limit, typically. When the high-side switch reaches its current limit, the MPM3811 remains in hiccup mode until the current drops. This prevents the inductor current from continuing to rise and damaging components.

### Short Circuit and Recovery

The MPM3811 enters short-circuit protection (SCP) mode when it reaches the current limit and attempts to recover with hiccup mode. The MPM3811 disables the output power stage, discharges the soft-start capacitor, and attempts to soft start again automatically. If the short-circuit condition remains after the soft start ends, the MPM3811 repeats this cycle until the short circuit is removed and the output rises back to the regulation level.



## **APPLICATION INFORMATION**

### Setting the Output Voltage

The external resistor divider sets the output voltage (see the Typical Application on page 15). Select the feedback resistor (R1) to reduce the V<sub>OUT</sub> leakage current to 40 - 200k $\Omega$ , typically. There is no strict requirement on the feedback resistor. R1 > 10k $\Omega$  is reasonable for most applications. R2 can be calculated with Equation (2):

$$R2 = \frac{R1}{\frac{V_{out}}{0.6} - 1}$$
 (2)

Figure 3 shows the feedback circuit.



Figure 3: Feedback Network Table 1 lists the recommended resistor values for common output voltages.

#### Table 1: Resistor Values for Common Output Voltages

|                      | 0         |           |
|----------------------|-----------|-----------|
| V <sub>о∪т</sub> (V) | R1 (kΩ)   | R2 (kΩ)   |
| 1.0                  | 56.2 (1%) | 84.5 (1%) |
| 1.2                  | 82 (1%)   | 82 (1%)   |
| 1.8                  | 82 (1%)   | 41.2 (1%) |
| 2.5                  | 82 (1%)   | 26.1 (1%) |
| 3.3                  | 82 (1%)   | 18 (1%)   |

### **Selecting the Input Capacitor**

The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply AC current to the step-down converter while maintaining the DC input voltage. Use low ESR capacitors for the best performance. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. Generally, a  $10\mu$ F input capacitor is sufficient for most applications.

The input capacitor requires an adequate ripple current rating since it absorbs the input switching current. Estimate the RMS current in the input capacitor with Equation (3):

$$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \sqrt{1 - \frac{V_{OUT}}{V_{IN}}}$$
(3)

The worst-case occurs at  $V_{IN} = 2V_{OUT}$ , shown in Equation (4):

$$I_{C1} = \frac{I_{LOAD}}{2}$$
(4)

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality,  $0.1\mu$ F, ceramic capacitor as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge to prevent excessive voltage ripple at the input. The input voltage ripple caused by the capacitance can be estimated with Equation (5):

$$\Delta V_{\rm IN} = \frac{I_{\rm LOAD}}{f_{\rm S} \times C1} \times \frac{V_{\rm OUT}}{V_{\rm IN}} \times \left(1 - \frac{V_{\rm OUT}}{V_{\rm IN}}\right)$$
(5)

### Selecting the Output Capacitor

The output capacitor (C2) stabilizes the DC output voltage. Low ESR ceramic capacitors are recommended to limit the output voltage ripple. Estimate the output voltage ripple with Equation (6):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{S}} \times C2}\right)$$
(6)

Where  $L_1$  is the inductor value, and  $R_{ESR}$  is the equivalent series resistance (ESR) value of the output capacitor. The MPM3811 has an internal, co-packaged, 0.47µH power inductor.

When using ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes most of the output voltage ripple.



For simplification, the output voltage ripple can be estimated with Equation (7):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{S}}^{2} \times L_{1} \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \quad (7)$$

For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with Equation (8):

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_{S} \times L_{1}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \times R_{ESR}$$
(8)

The characteristics of the output capacitor also affect the stability of the regulation system. Typically, a  $10\mu$ F output capacitor is enough to meet most applications. Add a  $22\mu$ F output capacitor to achieve a low output voltage ripple.

#### **PCB Layout Guidelines**

Efficient PCB layout of the switching power supplies is critical for stable operation. For the high-frequency switching converter, a poor layout design can result in poor line or load regulation and stability issues. For best results, refer to Figure 4 and Figure 5 and follow the guidelines below.

- 1. Place the high-current paths (GND and IN) very close to the device with short, direct, and wide traces.
- 2. Place the input capacitor as close to IN and GND as possible.
- 3. Place the external feedback resistors next to FB.



Figure 4: Single-Layer PCB Layout





Figure 5: Double-Layer PCB Layout



## **TYPICAL APPLICATION CIRCUITS**



Figure 7: EMI Typical Application Circuit for EN55022 Class B NOTE: VIN > Vout for application.



### **PACKAGE INFORMATION**

QFN-10 (2mmx2mmx1.6mm)



**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.