

# MPM3683-7

2.7V-16V, 8A, Step-Down Power Module in QFN (7x7x4mm) Package

#### **DESCRIPTION**

The MPM3683-7 is an easy-to-use, fully integrated, step-down, DC/DC power module with 8A of continuous current and 10A of peak current. The MPM3683-7 integrates a DC/DC converter, power inductor, and some basic passive components. The MPM3683-7 can deliver output current over a wide input voltage supply range with excellent load and line regulation.

The MPM3683-7 uses constant-on-time (COT) control to provide fast transient response and ease loop stabilization.

The operating frequency can be set to 600kHz, 800kHz, or 1000kHz easily with the MODE configuration, allowing the MPM3683-7 frequency to remain constant regardless of the input and output voltages.

The MPM3683-7 has an internal soft-start (SS) timer of about 1.6ms. This can be increased with an extra SS capacitor placed between TRK/REF and AGND. An open-drain power good signal indicates that the output voltage is within the nominal voltage range.

The MPM3683-7 has fully integrated, nonlatched protection features including overprotection (OCP), over-voltage current protection (OVP), under-voltage protection (UVP), and over-temperature protection (OTP).

The MPM3683-7 is available in a space-saving QFN-28 (7mmx7mmx4mm) package.

#### **FEATURES**

- Wide Input Voltage Range from 2.7V
  - 2.7V to 16V with External 3.3V Bias
  - 4V to 16V with Internal Bias or External 3.3V Bias
- Differential Output Voltage Remote Sense
- Low R<sub>DS(ON)</sub> Integrated Power MOSFETs
- Integrated Inductor
- **Proprietary Switching Loss Reduction** Technique
- Adaptive Constant-on-Time (COT) for **Ultrafast Transient Response**
- Stable with Zero-ESR Output Capacitor
- 0.5% Reference Voltage over 0°C to +70°C **Junction Temperature Range**
- 1% Reference Voltage from -40°C to +125°C Junction Temperature Range
- Selectable Pulse Skip or Forced Continuous Conduction Mode (CCM) Operation
- **Excellent Load Regulation**
- **Output Voltage Tracking**
- Output Voltage Discharge
- PG Active Clamped Low Level during Power Failure
- Programmable Soft-Start Time from 1.6ms
- Pre-Bias Start-Up
- Selectable Switching Frequency from 600kHz, 800kHz, and 1000kHz
- Non-Latch OCP, UVP, UVLO, Thermal Shutdown, and OVP
- Output Adjustable from 0.6V to up to 5.5V
- Available in a QFN-28 (7mmx7mmx4mm) Package

# **APPLICATIONS**

- Telecom and Networking Systems
- **Base Stations**
- Industrial Systems
- Servers & Storage
- FPGA & ASIC Cards

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries

MPM3683-7 Rev. 1.01

7/27/2020



# TYPICAL APPLICATION



# **Efficiency**

 $V_{IN} = 5V/12V/16V$ ,  $V_{OUT} = 3.3V$ ,  $I_{OUT} = 0-10A$ 





# ORDERING INFORMATION

| Part Number  | Package              | Top Marking | MSL |
|--------------|----------------------|-------------|-----|
| MPM3683GQN-7 | QFN-28 (7mmx7mmx4mm) | See Below   | 3   |

### **TOP MARKING**

MPS YYWW MP3683-7 LLLLLLLLL

М

MPS: MPS prefix YY: Year code WW: Week code

MP3683-7: Product code of MPM3683GQN-7

LLLLLLL: Lot number

M: Module

# **PACKAGE REFERENCE**





# **PIN FUNCTIONS**

| Pin#                   | Name      | Description                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 6, 7             | VOUT      | Module voltage output node.                                                                                                                                                                                                                                                                                                                                                                             |
| 3                      | EN        | <b>Enable.</b> EN is a digital input that turns the regulator on or off. Drive EN high to turn on the regulator. Drive EN low to turn off the regulator. Connect EN to VIN through a pull-up resistor or a resistive voltage divider for automatic start-up. Do not float EN.                                                                                                                           |
| 4                      | PG        | <b>Power good output.</b> PG is an open-drain signal. A pull-up resistor (connected to a DC voltage) indicates high if the output voltage is within regulation. There is a delay of about 1ms from when Vo Sense+ becomes greater than or equal to 92.5% and when PG pulls high.                                                                                                                        |
| 5, 8, 9, 27            | VIN       | <b>Input voltage.</b> VIN supplies power for the internal MOSFET and regulator. Input capacitors are needed at VIN to decouple the input rail. Use wide PCB traces to make the connection.                                                                                                                                                                                                              |
| 10, 11, 12             | PGND      | <b>System ground.</b> PGND is the reference ground of the regulated output voltage and requires careful consideration during the PCB layout. Use wide PCB traces to make the connection.                                                                                                                                                                                                                |
| 13                     | VCC       | <b>Internal 3.3V LDO output.</b> The driver and control circuits are powered from the VCC voltage. The module integrates an LDO output capacitor and does not require an additional external capacitor.                                                                                                                                                                                                 |
| 14 - 16, 19,<br>20, 28 | SW        | <b>Switch output</b> . A large copper plane is recommended on SW to improve the thermal performance.                                                                                                                                                                                                                                                                                                    |
| 17                     | BST       | <b>Bootstrap.</b> A bootstrap capacitor is integrated internally and does not require an external connection.                                                                                                                                                                                                                                                                                           |
| 18, 21                 | AGND      | Analog ground. Select AGND as the control circuit reference point.                                                                                                                                                                                                                                                                                                                                      |
| 22                     | CS        | Current limit. Connect a resistor to ground to set the current limit trip point.                                                                                                                                                                                                                                                                                                                        |
| 23                     | MODE      | <b>Operation mode selection</b> . Program MODE to select CCM, pulse-skip mode, and the operating switching frequency. See Table 1 on page 16 for additional details.                                                                                                                                                                                                                                    |
| 24                     | TRK/REF   | <b>External tracking voltage input.</b> The output voltage tracks the TRK/REF input signal. Decouple TRK/REF with a ceramic capacitor as close to TRK/REF as possible. X7R or X5R grade dielectric ceramic capacitors are recommended for their stable temperature characteristics. The capacitance of this capacitor determines the soft-start time. See Equation 2 on page 16 for additional details. |
| 25                     | Vo Sense- | <b>Vo Sense</b> Connect Vo Sense- to the negative side of the voltage sense point directly. Short Vo Sense- to GND if the remote sense is not used.                                                                                                                                                                                                                                                     |
| 26                     | Vo Sense+ | Vo Sense+. Place a resistor from Vo Sense+ to GND to set the output voltage.                                                                                                                                                                                                                                                                                                                            |



| ABSOLUTE MAXIMUM RATINGS (1)                                             |
|--------------------------------------------------------------------------|
| Supply voltage (V <sub>IN</sub> to GND)0.3V to 18V                       |
| $V_{SW(DC)}$ to GND0.3V to $V_{IN}$ + 0.3V                               |
| V <sub>SW (25ns)</sub> to GND5V to 25V                                   |
| V <sub>CC</sub> 4.5V                                                     |
| All other pins0.3V to +4.3V                                              |
| Continuous power dissipation $(T_A = +25^{\circ}C)^{(2)}$                |
| QFN-28 (7mmx7mmx4mm)                                                     |
| Junction temperature 170°C                                               |
| Lead temperature260°C                                                    |
| Storage temperature55°C to +170°C                                        |
| Recommended Operating Conditions (3)                                     |
| Supply voltage (V <sub>IN</sub> )                                        |
| $V_{\text{IN(DC)}}$ - $V_{\text{SW(DC)}}$ 0.3V to $V_{\text{IN}}$ + 0.3V |
| $V_{SW(DC)}$ 0.3V to $V_{IN}$ + 0.3V                                     |
| Output voltage (V <sub>OUT</sub> ) 0.6V to 5.5V                          |
| External VCC bias (V <sub>CC_EXT</sub> ) 3.12V to 3.6V                   |
| EN voltage <sup>(4)</sup> (V <sub>EN</sub> )3.6V                         |
| Operating junction temp. (T <sub>1</sub> )40°C to +125°C                 |

Thermal Resistance (5)  $\theta_{JA}$   $\theta_{JC}$  QFN-28 (7mmx7mmx4mm).....32.....11 ... °C/W

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature.
- The device is not guaranteed to function outside of its operating conditions.
- EN pin has zener diode embedded for clamping the voltage at 3.6V. Please refer to the Operation Section for current limitation.
- 5) Measured on EVM3683-7-QN-01A.



# **ELECTRICAL CHARACTERISTICS**

 $V_{\text{IN}}$  = 12V,  $V_{\text{OUT}}$  = 1.2V,  $T_{\text{J}}$  = -40°C to 125°C  $^{(7)}$ , typical value is tested at  $T_{\text{J}}$  = 25°C, unless otherwise noted.

| Parameters                                         | Symbol                    | Condition                                                          | Min  | Тур  | Max  | Units     |
|----------------------------------------------------|---------------------------|--------------------------------------------------------------------|------|------|------|-----------|
| Supply Current                                     |                           | •                                                                  | •    | •    |      |           |
| Supply current (shutdown)                          | I <sub>IN</sub>           | V <sub>EN</sub> = 0V                                               |      | 10   | 20   | μA        |
| Supply current (quiescent)                         | I <sub>IN</sub>           | V <sub>EN</sub> = 2V, V <sub>Vo Sense+</sub> = 0.62V               |      | 650  | 850  | μA        |
| MOSFET                                             |                           |                                                                    | •    |      |      |           |
| Cuitab laakaga                                     | SW <sub>LKG_HS</sub>      | V <sub>EN</sub> = 0V, V <sub>SW</sub> = 0V                         |      | 0    | 10   |           |
| Switch leakage                                     | SW <sub>LKG_LS</sub>      | V <sub>EN</sub> = 0V, V <sub>SW</sub> = 12V                        |      | 0    | 30   | μA        |
| Current Limit                                      |                           |                                                                    |      |      |      |           |
| Current limit threshold                            | V <sub>LIM</sub>          |                                                                    | 1.15 | 1.2  | 1.25 | V         |
| Low-side negative current limit                    | ILIM_NEG                  |                                                                    |      | -9   |      | Α         |
| Negative current limit time-<br>out <sup>(6)</sup> | t <sub>NCL_Timer</sub>    |                                                                    |      | 200  |      | ns        |
| Switching Frequency                                |                           |                                                                    |      |      |      |           |
|                                                    |                           | MODE = GND, $I_{OUT} = 0A$ ,<br>$V_{OUT} = 1V$ , $T_J = +25$ °C    | 480  | 600  | 720  | kHZ       |
| Switching frequency (7)                            | fsw                       | MODE = 34.8kΩ, $I_{OUT}$ = 0A,<br>$V_{OUT}$ = 1V, $T_{J}$ = +25°C  | 680  | 800  | 920  | kHZ       |
|                                                    |                           | MODE = $80.6kΩ$ , $I_{OUT} = 0A$ , $V_{OUT} = 1V$ , $T_J = +25$ °C | 850  | 1000 | 1150 | kHZ       |
| Minimum on time (7)                                | T <sub>ON_MIN</sub>       | V <sub>VO SENSE+</sub> = 500mV                                     |      |      | 50   | ns        |
| Minimum off time (7)                               | T <sub>OFF_MIN</sub>      | V <sub>VO SENSE+</sub> = 500mV                                     |      |      | 180  | ns        |
| Over-Voltage and Under-V                           | oltage Protect            | tion (OVP, UVP)                                                    |      |      |      |           |
| OVP threshold                                      | V <sub>OVP</sub>          |                                                                    | 113% | 116% | 119% | $V_{REF}$ |
| UVP threshold                                      | V <sub>UVP</sub>          |                                                                    | 77%  | 80%  | 83%  | $V_{REF}$ |
| Feedback Voltage and Sof                           | t Start (SS)              |                                                                    |      |      |      |           |
| Feedback voltage                                   | V <sub>REF</sub>          | $T_{J} = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$     | 594  | 600  | 606  | mV        |
| eedback voltage                                    | V REF                     | $T_J = 0$ °C to +70°C                                              | 597  | 600  | 603  | mV        |
| TRK/REF sourcing current                           | I <sub>TRACK_Source</sub> | V <sub>TRK/REF</sub> = 0V                                          |      | 42   |      | μA        |
| TRK/REF sinking current                            | ITRACK_Sink               | V <sub>TRK/REF</sub> = 1V                                          |      | 12   |      | μA        |
| Soft-start time                                    | t <sub>SS</sub>           | $C_{TRACK} = 100nF, T_J = 25^{\circ}C$                             |      | 1.6  |      | ms        |
| Error Amplifier                                    |                           |                                                                    |      |      |      |           |
| Feedback current                                   | l vo Sense+               | V <sub>Vo Sense+</sub> = REF                                       |      | 50   | 100  | nA        |
| Enable and Under-Voltage                           | Lockout (UVL              | _O)                                                                |      |      |      |           |
| Enable input rising threshold                      | VIH <sub>EN</sub>         |                                                                    | 1.17 | 1.22 | 1.27 | V         |
| Enable hysteresis                                  | V <sub>EN-HYS</sub>       |                                                                    |      | 200  |      | mV        |
| Enable input current                               | I <sub>EN</sub>           | V <sub>EN</sub> = 2V                                               |      | 0    |      | μA        |
| Soft shutdown discharge<br>MOSFET                  | Ron_disch                 |                                                                    |      | 80   | 150  | Ω         |
| VIN UVLO                                           |                           |                                                                    |      |      |      |           |
| VIN under-voltage lockout threshold rising         | VIN <sub>Vth_Rise</sub>   | \/ <sub>22</sub> = 2.2\/                                           | 2.1  | 2.4  | 2.7  | V         |
| VIN under-voltage lockout threshold falling        | VIN <sub>Vth_Fall</sub>   | - V <sub>CC</sub> = 3.3V                                           | 1.55 | 1.85 | 2.15 | V         |



ELECTRICAL CHARACTERISTICS (continued)  $V_{IN}$  = 12V,  $V_{OUT}$  = 1.2V,  $T_J$  = -40°C to 125°C <sup>(7)</sup>, typical value is tested at  $T_J$  = 25°C, unless otherwise noted.

| Parameters                                  | Symbol                    | Condition                                                         | Min   | Тур   | Max   | Units            |
|---------------------------------------------|---------------------------|-------------------------------------------------------------------|-------|-------|-------|------------------|
| VCC Regulator                               |                           |                                                                   |       |       |       |                  |
| VCC under-voltage lockout threshold rising  | VCC <sub>Vth_Rise</sub>   |                                                                   | 2.65  | 2.8   | 2.95  | V                |
| VCC under-voltage lockout threshold falling | VCC <sub>vth_Fall</sub>   |                                                                   | 2.35  | 2.5   | 2.65  | V                |
| VCC regulator                               | Vcc                       |                                                                   | 2.88  | 3.00  | 3.12  | V                |
| VCC load regulation                         |                           | Icc = 25 mA                                                       |       | 0.5   |       | %                |
| Power Good (PG)                             |                           |                                                                   |       |       |       |                  |
| Dower good high throubold                   | PG <sub>Vth_Hi_Rise</sub> | Vo Sense+ from low to high                                        | 89.5% | 92.5% | 95.5% | $V_{REF}$        |
| Power good high threshold                   |                           |                                                                   |       |       |       |                  |
| Dower good low throubold                    | PGvth_Lo_Rise             | Vo Sense+ from low to high                                        | 113%  | 116%  | 119%  | V <sub>REF</sub> |
| Power good low threshold                    | PG <sub>Vth_Lo_Fall</sub> | Vo Sense+ from high to low                                        | 77%   | 80%   | 83%   | $V_{REF}$        |
| Power good low to high delay                | $PG_{Td}$                 | T <sub>J</sub> = 25°C                                             |       | 0.9   |       | ms               |
| Power good sink current capability          | $V_{PG}$                  | I <sub>PG</sub> = 10mA                                            |       |       | 0.4   | V                |
| Power good leakage current                  | I <sub>PG_LEAK</sub>      | V <sub>PG</sub> = 3.3V                                            |       | 0     | 3     | μΑ               |
| Power good low-level                        | Vol_100                   | $V_{IN}$ = 0V, pull PG up to 3.3V through a 100kΩ resistor @ 25°C | 4     | 650   | 850   | mV               |
| output voltage                              | V <sub>OL_10</sub>        | $V_{IN}$ = 0V, pull PG up to 3.3V through a 10kΩ resistor @ 25°C  |       | 800   | 1000  | mV               |
| Thermal Protection                          |                           |                                                                   |       |       |       |                  |
| Thermal shutdown (7)                        | T <sub>SD</sub>           |                                                                   |       | 160   |       | °C               |
| Thermal shutdown hysteresis (7)             |                           | ~ C                                                               |       | 30    |       | °C               |

#### NOTES:

<sup>6)</sup> Not tested in production, guaranteed by over-temperature correlation.

<sup>7)</sup> Guarantee by engineering sample characterization



# TYPICAL CHARACTERISTICS

 $V_{IN}$  = 12V,  $V_{OUT}$  = 1.2V, CCM = 1000kHz,  $T_A$  = 25°C, unless otherwise noted.





# TYPICAL CHARACTERISTICS (continued)

 $V_{IN}$  = 12V,  $V_{OUT}$  = 1.2V, CCM=1000kHz,  $T_A$  = 25°C, unless otherwise noted.







# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 12V,  $V_{OUT}$  = 1.2V, CCM=1000kHz,  $T_A$  = 25°C, unless otherwise noted.





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 12V,  $V_{OUT}$  = 1.2V, CCM=1000kHz,  $T_A$  = 25°C, unless otherwise noted.





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{\text{IN}}$  = 12V,  $V_{\text{OUT}}$  = 1.2V, CCM=1000kHz,  $T_{\text{A}}$  = 25°C, unless otherwise noted.





# TYPICAL CHARACTERISTICS (continued)

 $V_{IN} = 12V$ ,  $V_{OUT} = 1.2V$ , CCM=1000kHz,  $T_A = 25$ °C, unless otherwise noted.

# Conducted Emission, EN55022 Class B

Vout=1.2V,lo=7A,EMI tested with the input filter installed as shown in the EMI test circuit



#### Radiated Emission, EN55022 Class B

Vout=1.2V,lo=7A, EMI tested with the input filter installed as shown in the EMI test circuit



# **EMI Test Circuit:**





# **BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



#### **OPERATION**

#### Constant-on-Time (COT) Control

The MPM3683-7 employs constant-on-time (COT) control to achieve a fast load transient response. Figure 2 details the control stage of the MPM3683-7.

The operational amplifier (AMP) corrects any error voltage between Vo Sense+ and V<sub>REF</sub>. With the help of AMP, the MPM3683-7 can provide excellent load regulation over the entire load range, regardless of whether it is operating in forced continuous conduction mode (CCM) or pulse-skip mode.

The dedicated Vo Sense- pin helps to provide feedback remote GND sensing.

The MPM3683-7 uses internal ramp compensation to support low ESR MLCC output capacitor solutions. The adaptive, internal ramp is optimized so that the MPM3683-7 is stable in the entire operating input and output voltage ranges with a proper design of the output L/C filter.



Figure 2: COT Control

#### **Pulse-Width Modulation (PWM) Operation**

Figure 3 shows how the pulse-width modulation (PWM) is generated. AMP corrects any error between Vo Sense+ and REF and generates a fairly smooth DC voltage (COMP). The internal ramp is superimposed onto COMP, and the superimposed COMP is compared with the Vo Sense+ signal. Whenever Vo Sense+ drops below the superimposed COMP, the integrated high-side MOSFET (HS-FET) turns on. The HS-FET remains on for a fixed on time determined by the input voltage, output voltage, and selected switching frequency. After the on period elapses, the HS-FET turns off and turns on again when Vo Sense+ drops below the superimposed COMP. By repeating operation, the MPM3683-7 regulates the output voltage. The integrated low-side MOSFET (LS-FET) turns on when the HS-FET is in its off

state to minimize conduction loss. A dead short occurs between VIN and PGND if both the HS-FET and the LS-FET are turned on at the same time. This is called shoot through. To avoid shoot through, a dead time (DT) is generated internally between the HS-FET off and LS-FET on period or the LS-FET off and HS-FET on period.



Figure 3: Heavy-Load Operation (PWM)

#### Continuous Conduction (CCM) Mode Operation

CCM occurs when the output current is high and the inductor current is always above zero amps. The MPM3683-7 can also be configured to operate in forced CCM operation when the output current is low (see the Mode Selection section on page 15 for details).

In CCM operation, the switching frequency is fairly constant (PWM mode), so the output ripple remains almost constant throughout the entire load range.

#### **Pulse-Skip Operation**

At light-load condition, the MPM3683-7 can be configured to work in pulse-skip mode to efficiency. When the optimize the decreases, the inductor current decreases as well. Once the inductor current reaches zero, the MPM3683-7 transitions from CCM to pulseskip mode if it is configured to do so (see the Mode Selection section on page 15 for details).

© 2020 MPS. All Rights Reserved.



Figure 4 shows pulse-skip mode operation in light-load condition. When Vo Sense+ drops below the superimposed COMP, the HS-FET turns on for a fixed interval. When the HS-FET turns off, the LS-FET turns on until the inductor current reaches zero. In pulse-skip mode operation, Vo Sense+ will not reach the superimposed COMP while the inductor current is approaching zero. The LS-FET driver enters tri-state (Hi-Z) when the inductor current reaches zero. A current modulator takes over control of the LS-FET and limits the inductor current below -1mA. Therefore, the output capacitors discharge slowly to PGND through the LS-FET. In light-load condition, the HS-FET is not turned on as frequently in pulse-skip mode as it is in forced CCM. As a result, the efficiency in pulse-skip mode is improved greatly compared to that in forced CCM operation.



Figure 4: Pulse-Skip Mode at Light Load

As the output current increases from the lightload condition, the current modulator regulation time period becomes shorter, and the HS-FET is turned on more frequently. Therefore, the switching frequency increases accordingly. The output current reaches critical levels when the current modulator time is zero. The critical level of the output current is determined with Equation (1):

$$I_{OUT} = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{2 \times L \times F_{SW} \times V_{IN}}$$
(1)

Where F<sub>SW</sub> represents the switching frequency, and L=0.68µH represents the inductance of the integrated inductor.

The MPM3683-7 enters PWM mode once the output current exceeds the critical level. Afterward, the switching frequency remains fairly constant over the output current range.

The MPM3683-7 can be configured to operate in forced CCM, even in a light-load condition (see Table 1).

#### **Mode Selection**

The MPM3683-7 provides both forced CCM operation and pulse-skip mode of operation under light-load condition. The MPM3683-7 has three options for switching frequency selection (600kHz, 800kHz, and 1000kHz). Select the operation mode under light-load condition and the switching frequency by choosing the value of the resistor connected between MODE and AGND or VCC (see Table 1).

Table 1: MODE Selection

| MODE                    | Light-Load<br>Mode | Switching<br>Frequency |
|-------------------------|--------------------|------------------------|
| VCC                     | Pulse skip         | 600kHz                 |
| Float                   | Pulse skip         | 800kHz                 |
| 243kΩ (±20%)<br>to GND  | Pulse skip         | 1000kHz                |
| GND                     | Forced CCM         | 600kHz                 |
| 34.8kΩ (±20%)<br>to GND | Forced CCM         | 800kHz                 |
| 80.6kΩ (±20%)<br>to GND | Forced CCM         | 1000kHz                |

#### Soft Start (SS)

With the integrated 100nF soft-start capacitor. the minimum soft-start time is limited to 1.6ms. This time can be increased by adding an external capacitor between TRK/REF and AGND.

The value of the soft-starting capacitor C<sub>SS</sub> is determined by:

$$C_{SS}(nF) = \frac{t_{ss}(ms) \times 36\mu A}{0.6(V)} - 100nF$$
 (2)

#### **Output Voltage Tracking and Reference**

The MPM3683-7 provides an analog input pin (TRK/REF) to track another power supply or accept an external reference. When an external



voltage signal is connected to TRK/REF, it acts as a reference for the MPM3683-7 output voltage. The Vo Sense+ voltage follows this external voltage signal exactly, and the soft-start settings are ignored. The TRK/REF input signal can be in the range of 0.3V to 1.4V. During the initial start-up, the TRK/REF must first reach 600mV or above to ensure proper operation. Afterward, it can be any value between 0.3V and 1.4V.

#### **Pre-Bias Start-Up**

The MPM3683-7 has been designed for monotonic start-up into pre-biased loads. If the output is pre-biased to a certain voltage during start-up, the IC disables the switching of both the HS-FET and LS-FET until the voltage on the TRK/REF pin exceeds the sensed output voltage at Vo Sense+ pin. Before the TRK/REF voltage reaches the pre-biased Vo Sense+ level, if the BST voltage (from BST to SW) is lower than 2.3V, the LS-FET is turned on to allow the BST voltage to be charged through VCC. The LS-FET is turned on for very narrow pulses, so the drop-in pre-biased level is negligible.

#### **Output Voltage Discharge**

When the MPM3683-7 is disabled through EN, output voltage discharge mode is enabled. This causes both the HS-FET and the LS-FET to latch off. A discharge MOSFET connected between SW and PGND is turned on to discharge the output voltage. The typical switch on resistance of this MOSFET is about  $80\Omega$ . Once the Vo Sense+ voltage drops below 10%\*REF, the discharge MOSFET is turned off.

# Current Sense and Over-Current Protection (OCP)

The MPM3683-7 features on-die current sensing and programmable over-current protection threshold for the inductor valley current.

The over-current protection is active when MPM3683-7 is enabled. During the LS-FET on state, the inductor current is sensed and mirrored to CS pin with the ratio of  $G_{\rm CS}$ . By connecting a resistor ( $R_{\rm CS}$ ) between the CS and AGND pins, a  $V_{\rm CS}$  voltage is generated which is proportional to the inductor current cycle-bycycle. The HS-FET is allowed to turn on only when the  $V_{\rm CS}$  voltage is below the internal over-

current protection voltage threshold ( $V_{\text{OCP}}$ ) (during the LS-FET on state) to limit the inductor valley current cycle-by-cycle. The MPM3683-7 integrates an  $10k\Omega$  current sensing resistor in between CS and AGND pins.

The over-current protection threshold of the inductor valley current is determined by:

$$I_{\text{Valley}} = \frac{[R_{\text{CS}}(M\Omega) + 0.01] \times V_{\text{OCP}}}{R_{\text{CS}}(M\Omega) \times 0.01 \times G_{\text{CS}}}$$
(3)

Calculate the value of the external current sensing resistor  $R_{CS}$  for the desired output current limit  $I_{LIM}$  by the following equation:

$$\frac{R_{\text{CS}}(\text{M}\Omega)\times 0.01}{R_{\text{CS}}(\text{M}\Omega)+0.01} = \frac{V_{\text{OCP}}}{G_{\text{CS}}\times (I_{\text{LIM}} - \frac{(V_{\text{IN}} - V_{\text{O}})\times V_{\text{O}}}{V_{\text{IN}}}\times \frac{1}{2\times L(\mu\text{H})\times f_{\text{s}}(\text{MHz})})$$

(4)

Where  $V_{\text{OCP}}$ =1.2V,  $G_{\text{CS}}$ =20 $\mu$ A/A, L=0.68 $\mu$ H, and  $I_{\text{LIM}}$  is the desired output current limit (A).

It should be noted that the MPM3683-7 provides accurate cycle-by-cycle over-current protection for the inductor valley current. However, the conversion between the inductor valley current and the output current may involve error introduced by the tolerance of the integrated inductor and switching frequency variation due to the COT operation. The values for  $R_{CS}$  selection is shown in Table 2 for typical applications.

Table 2: Rcs Values for Typical Applications

| Conditions                                                            | R <sub>cs</sub> | Switching<br>Frequency |
|-----------------------------------------------------------------------|-----------------|------------------------|
| $V_{IN}$ =12V, $V_{OUT}$ =5V, $I_{LIM}$ =8A                           | 249K            | 1000kHz                |
| V <sub>IN</sub> =12V,V <sub>OUT</sub> =3.3<br>V,I <sub>LIM</sub> =8A  | 78.7ΚΩ          | 1000kHz                |
| V <sub>IN</sub> =12V,V <sub>OUT</sub> =1.8<br>V,I <sub>LIM</sub> =10A | 16.2ΚΩ          | 1000kHz                |
| V <sub>IN</sub> =12V,V <sub>OUT</sub> =1.2<br>V,I <sub>LIM</sub> =10A | 16ΚΩ            | 1000kHz                |
| V <sub>IN</sub> =12V,V <sub>OUT</sub> =1V<br>,I <sub>LIM</sub> =10A   | 15ΚΩ            | 1000kHz                |

OCP hiccup is active 3ms after the MPM3683-7 is enabled. Once OCP hiccup is active, if the MPM3683-7 detects an over-current condition for 31 consecutive cycles or if the Vo Sense+



drops below the under-voltage protection (UVP) threshold, the device enters hiccup mode. In hiccup mode, the MPM3683-7 latches off the HS-FET immediately and latches off the LS-FET after zero-current detection (ZCD) is detected. Meanwhile, the TRK/REF capacitor is discharged as well. After about 11ms, the MPM3683-7 attempts to soft start automatically. If the over-current condition still remains after 3ms, the MPM3683-7 repeats this operation cycle until the over-current condition is removed and the output voltage rises back to the regulation level smoothly.

# **Negative Inductor Current Limit**

When the LS-FET detects a -9A (typical) current, the MPM3683-7 turns off the LS-FET for 200ns to limit the negative current.

#### Output-Sinking Mode (OSM)

The MPM3683-7 employs output-sinking mode (OSM) to regulate the output voltage to the targeted value. When the Vo Sense+ voltage is higher than 104%\*REF but lower than the OVP threshold, OSM is triggered. During OSM operation, the LS-FET remains on until it reaches the -5.5A negative current limit. Afterward, the LS-FET is turned off momentarily before turning on (200ns) again. MPM3683-7 repeats this operation until the Vo Sense+ drops below 102%\*REF. Afterward, the MPM3683-7 exits OSM after 15 consecutive cycles of forced CCM.

#### **Over-Voltage Protection (OVP)**

The MPM3683-7 monitors the output voltage by connecting Vo Sense+ to the tap of the output voltage feedback resistor divider to detect an over-voltage condition. This provides hiccup over-voltage protection (OVP) mode.

If the Vo Sense+ voltage exceeds 116% of the REF voltage, OVP is triggered. PG is pulled down until it reaches the low-side negative current limit (NOCP). Then the LS-FET is turned off momentarily for 200ns. The HS-FET is turned on during this period. After 200ns, the LS-FET is turned on again. The MPM3683-7 repeats this operation to discharge any overvoltage on the output. The MPM3683-7 exits OVP discharge mode when the feedback voltage drops below 105%\*REF.

#### Over-Temperature Protection (OTP)

The MPM3683-7 has an over-temperature protection (OTP). The MPM3683-7 monitors the junction temperature internally. If the junction temperature exceeds the threshold value (typically 160°C), the converter shuts off and discharges the TRK/REF capacitors. OTP is a non-latch protection. There is a hysteresis of about 30°C. Once the junction temperature drops to about 130°C, a soft start is initiated.

The OTP function is effective once the MPM3683-7 is enabled.

### Power Good (PG)

The MPM3683-7 has a power good (PG) output. PG is the open drain of a MOSFET. Connect PG to VCC or another external voltage source (less than 3.6V) through a pull-up resistor (typically  $10k\Omega$ ). After applying the input voltage, the MOSFET turns on, so PG is pulled to GND before TRK/REF is ready. After the Vo Sense+ voltage reaches 92.5% of the REF voltage, PG is pulled high after a 0.9ms delay.

When the Vo Sense+ voltage drops to 80% of the REF voltage or exceeds 116% of the nominal REF voltage, PG is latched low. PG can only be pulled high again after a new soft start.

If the input supply fails to power the MPM3683-7, PG is clamped low, even though PG is tied to an external DC source through a pull-up resistor. The relationship between the PG voltage and the pull-up current is shown in Figure 5.



Figure 5: PG Clamped Voltage vs. Pull-Up Current



#### **EN Configuration**

The MPM3683-7 turns on when EN goes high. The MPM3683-7 turns off when EN goes low. EN cannot be left floating for proper operation. EN can be driven by an analog or digital control logic signal to enable or disable the MPM3683-7.

The MPM3683-7 provides accurate EN thresholds, so a resistor divider from VIN to AGND can be used to program the input voltage at which the MPM3683-7 is enabled.

This is highly recommended for applications where there is no dedicated EN control logic signal to avoid possible under-voltage lockout (UVLO) bouncing during power-up and power-down. The resistor divider values can be determined by Equation (5):

$$V_{IN\_START}(V) = VIH_{EN} \times \frac{R_{UP} + R_{DOWN}}{R_{DOWN}}$$
 (5)

Where VIH<sub>EN</sub> is 1.22V, typically.

 $R_{\text{UP}}$  and  $R_{\text{DOWN}}$  should be chosen so that the EN voltage does not exceed 3.6V when VIN reaches the maximum value.

EN can also be connected to VIN directly through a pull-up resistor ( $R_{UP}$ ).  $R_{UP}$  should be chosen so that the maximum current going into EN is  $50\mu A$ . An easy calculation of  $R_{UP}$  is given in Equation (6):

$$R_{UP}(K\Omega) = \frac{VIN_{MAX}(V)}{0.05(mA)}$$
 (6)



### APPLICATION INFORMATION

#### **Setting the Output Voltage**

The circuit connection is shown in Figure 6.



**Figure 6: Circuit Connection** 

R2 can be determined with Equation (7):

$$R_{2}(k\Omega) = \frac{V_{REF}}{V_{O} - V_{REF}} \times R_{1}(k\Omega)$$
(7)

Table 3 lists the recommended resistor values for common output voltages.

Table 3: Resistor Selection for Common Output Voltages

| Vout (V) | R2 (kΩ) |
|----------|---------|
| 1.0      | 3       |
| 1.2      | 2       |
| 1.8      | 1       |
| 3.3      | 0.442   |
| 5        | 0.272   |

#### Selecting the Input Capacitor

The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply AC current to the step-down converter while maintaining the DC input voltage. Use ceramic capacitors for the best performance. During the layout, place the input capacitors as close to VIN as possible.

The capacitance can vary significantly with the temperature. Capacitors with X5R and X7R ceramic dielectrics are recommended because they are fairly stable over a wide temperature range and offer very low ESR.

The capacitors must have a ripple current rating that exceeds the converter's maximum input ripple current. Estimate the input ripple current with Equation (8):

$$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$
 (8)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , shown in Equation (9):

$$I_{CIN} = \frac{I_{OUT}}{2} \tag{9}$$

For simplification, choose an input capacitor with an RMS current rating that exceeds half of the maximum load current. The input capacitor value determines the converter input voltage ripple. If there is an input voltage ripple requirement in the system, select an input capacitor that meets the specification.

Estimate the input voltage ripple with Equation (10):

$$\Delta V_{IN} = \frac{I_{OUT}}{F_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}}) \qquad (10)$$

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , shown in Equation (11):

$$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{F_{SW} \times C_{IN}}$$
 (11)

#### **Selecting the Output Capacitor**

The output capacitor maintains the DC output voltage. Use POSCAP or ceramic capacitors. Estimate the output voltage ripple with Equation (12):

$$\Delta V_{OUT} = \frac{V_{OUT}}{F_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}}) \times (R_{ESR} + \frac{1}{8 \times F_{SW} \times C_{OUT}}) \text{ (12)}$$

When using ceramic capacitors, the capacitance dominates the impedance at the switching frequency. The capacitance also dominates the output voltage ripple. For simplification, estimate the output voltage ripple with Equation (13):

$$\Delta V_{OUT} = \frac{V_{OUT}}{8 \times F_{SW}^2 \times L \times C_{OUT}} \times (1 - \frac{V_{OUT}}{V_{IN}}) \quad (13)$$

The ESR dominates the switching frequency impedance for the POSCAP capacitors. For simplification, the output ripple can be approximated with Equation (14):

$$\Delta V_{OUT} = \frac{V_{OUT}}{F_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}}) \times R_{ESR}$$
 (14)

Where L is fixed at 0.68µH internally.



#### **PCB Layout Guidelines**

Efficient PCB layout is critical for stable operation. For the best performance, refer to Figure 6 and follow the guidelines below.

- 1. Place the input MLCC capacitors as close to the VIN and PGND pins as possible.
- 2. Place the major MLCC capacitors on the same layer as the MPM3683-7.
- 3. Maximize the VIN and PGND copper plane to minimize parasitic impedance.
- Ensure that the high-current paths (PGND, IN, and OUT) have short, direct, and wide traces.
- 5. Place the ceramic input capacitor close to IN and PGND.
- 6. Keep the input capacitor and the IN connection as short and wide as possible.
- Place as many PGND vias as possible as close to PGND as possible to minimize both the parasitic impedance and thermal resistance.
- 8. Place the external feedback resistors next to Vo Sense+.
- 9. Keep the feedback network away from the switching node.







Figure 7: Recommended Layout



# TYPICAL APPLICATION CIRCUITS



Figure 8: 12V<sub>IN</sub> 5V/8A Output, CCM1000KHz



Figure 9: 12V<sub>IN</sub> 3.3V/8A Output, CCM1000KHz



Figure 10: 12V<sub>IN</sub> 1.8V/10A Output, CCM1000KHz



# **TYPICAL APPLICATION CIRCUITS (continued)**



Figure 11: 12V<sub>IN</sub> 1.2V/10A Output, CCM1000KHz



Figure 12: 12V<sub>IN</sub> 1V/10A Output, CCM1000KHz



# **PACKAGE INFORMATION**

# QFN-28 (7mmx7mmx4mm)





#### **TOP VIEW**







### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS. 2) SHADED AREA IS THE KEEP-OUT ZONE. ANY PCB METAL TRACE AND VIA ARE NOT ALLOWED TO CONNECT TO THIS AREA ELECTRICALLY OR MECHANICALLY.
  3) LEAD COPLANARITY SHALL BE 0.08
  MILLIMETERS MAX.
- 4) JEDEC REFERENCE IS MO-220. 5) DRAWING IS NOT TO SCALE.



# **CARRIER INFORMATION**



#### Note:

This is a schematic diagram of Tray. Different packages correspond to different trays with different length, width and height

| Part Number      | Package<br>Description | Quantity/Reel | Quantity/Tube | Quantity/Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch |
|------------------|------------------------|---------------|---------------|---------------|------------------|--------------------------|--------------------------|
| MPM3683GQN-<br>7 | QFN 7x7x 4             | N/A           | N/A           | 416           | N/A              | N/A                      | N/A                      |



# **Revision History**

| Revision # | Revision<br>Date  | Description                                                           | Pages Updated |
|------------|-------------------|-----------------------------------------------------------------------|---------------|
|            |                   | update Thermal Derating curve;                                        | page9         |
|            |                   | Add EMI circuit;                                                      | page13        |
|            |                   | Remove the TRK/REF pin to VOSNS- pin capacitor;                       | page23.24     |
|            |                   | Add Table 2 to descript the Rcs and current limit relationship;       | page17        |
| 1.01       | 6/2/2020          | PCB Layout Guideline modified;                                        | page22        |
|            |                   | Add note for EN of ABS list:                                          | page5         |
|            | internal componer | Modified the Block Diagram to add the values for internal components; | page14        |
|            |                   | Add MSL information to ORDERING INFORMATION                           | Page3         |
|            |                   | Add CARRIER INFORMATION in the last page                              | page25        |



7/27/2020