# **MP2733**



# Wide Input Range, 4.5A, I<sup>2</sup>C-Controlled SW Charger with NVDC Power Path and USB OTG and Enhanced ADC

### **DESCRIPTION**

The MP2733 is a 4.5A, highly integrated switch-mode battery charger management device for single-cell Li-ion or Li-polymer batteries. This device works with narrow voltage DC (NVDC) system power path management, and is well-suited for a variety of applications, including smartphones, tablets, wireless cameras, and other portable devices. Its low-impedance power path optimizes efficiency, reduces battery charging time, and extends battery life. The I<sup>2</sup>C interface allows the device to be flexibly controlled with configurable charging and system settings.

The MP2733 supports a wide range of input sources, including standard USB host ports and high-powered wall adapters with fast charge capabilities. The MP2733 provides USB input type detection via the DP/DM pins.

The device supports USB On-the-Go (OTG) operation by supplying 5V on the input bus, with an output current limit up to 3A.

The MP2733 initiates and completes a charging cycle without software control. It automatically detects the battery voltage and charges the battery in different stages. Charging automatically terminates when a full charge is detected. When the charged battery drops below the recharge threshold, the charger automatically begins another charging cycle.

The charger provides various safety features for battery charging and system operations, including a charging safety timer, battery temperature monitoring, and over-voltage protection (OVP), and over-current protection (OCP). If a fault occurs, the charger asserts an INT signal to the host. The device provides BATTFET disable control to enter shipping mode, as well as system reset functionality via the DISC pin.

The MP2733 is available in a QFN-26 (3.5mmx3.5mm) package.

### **FEATURES**

- 3.7V to 16V Operating Input Voltage Range
- Up to 22V Sustainable Voltage
- High-Efficiency, 4.5A, 1.35MHz Buck Charger with Up to 92% Charge Efficiency with 3A Charge Current:
  - Configurable D+/D- for Flexible Fast Charge Protocol Support
- USB OTG with 4.8V to 5.5V Adjustable Output: Up to 3A Output, Up to 93% Efficiency with 1.5A Output
- NVDC Power Path Management
  - Instant-On Works with No Battery or Deeply Discharged Battery
  - Ideal Diode Operation in Battery Supplement Mode
- High Battery Discharge Efficiency with 14mΩ BATTFET Up to 8.5A
- I<sup>2</sup>C Interface for Flexible System Parameter Setting and Status Reporting
- Fully Integrated MOSFETs, Current Sensing
- Dedicated DISC Pin to Control Shipping Mode and System Reset
- 13µA Low Battery Leakage Current in Shipping Mode
- Integrated ADC Monitors Input Voltage and Current, Battery Voltage, Charge Current, System Voltage, and Battery Temperature
- Charging Status Indicator
- Safety Features: Configurable JEITA for Battery Temp Protection in Charge Mode, Battery Charging Safety Timer, Thermal Regulation and Shutdown, Watchdog Monitoring I<sup>2</sup>C, and Input/System OVP
- Available in a QFN-26 (3.5mmx3.5mm) Package

## **APPLICATIONS**

- Tablet PCs
- Smartphones
- Wireless Cameras
- Other Portable Devices

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

Alcom

1



## TYPICAL APPLICATION





### ORDERING INFORMATION

| Part Number*     | Package              | Top Marking | MSL Rating |
|------------------|----------------------|-------------|------------|
| MP2733GQC-xxxx** | QFN-26 (3.5mmx3.5mm) | See Below   | 1          |

<sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MP2733GQC–xxxx–Z).

### **TOP MARKING**

BQEYW LLLLL

BQE: Product code of MP2733GQC

Y: Year code W: Week code LLLLL: Lot number

### **EVALUATION KIT EVKT-MP2733**

EVKT-MP2733 kit contents (items below can be ordered separately):

| # | Part Number        | Item                                                                                              | Quantity |
|---|--------------------|---------------------------------------------------------------------------------------------------|----------|
| 1 | EV2733-QC-00A      | MP2733 evaluation board                                                                           | 1        |
| 2 | EVKT-USBI2C-02-BAG | Includes one USB to I <sup>2</sup> C communication interface, one USB cable, and one ribbon cable | 1        |
| 3 | Online resources   | Include datasheet, user guide, product brief, and GUI                                             | 1        |

### Order directly from MonolithicPower.com or our distributors.



Figure 1: EVKT-MP2733 Evaluation Kit Set-Up

<sup>\*\*&</sup>quot;xxxx" is the register setting option. The factory default is "0001". This content can be viewed in the I<sup>2</sup>C Register Map on page 29. Contact an MPS FAE to obtain an "xxxx" value.



# **PACKAGE REFERENCE**





# **PIN FUNCTIONS**

| Pin #   | Name | Туре | Description                                                                                                                                                                                                                                                               |
|---------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 26   | DP   | I/O  | Positive pin of the USB data line pair.                                                                                                                                                                                                                                   |
| 2       | IN   | Р    | <b>Power input of the IC.</b> Place a 1µF ceramic capacitor from IN to PGND, as close as possible to the IC.                                                                                                                                                              |
| 3       | PMID | Р    | Internal power pin. Connect PMID to the drain of the reverse-blocking MOSFET and the drain of the high-side MOSFET (HS-FET). Bypass PMID with a $10\mu F$ capacitor from PMID to PGND, placed as close as possible to the IC.                                             |
| 4       | SW   | Р    | Switching node.                                                                                                                                                                                                                                                           |
| 5, 6, 7 | PGND | P    | Power ground.                                                                                                                                                                                                                                                             |
| 8       | BST  | Р    | <b>Bootstrap pin.</b> Connect a 47nF bootstrap capacitor between the BST and SW pins to form a floating supply across the power switch driver. This drives the power switch's gate above the supply voltage.                                                              |
| 9       | STAT | 0    | Open-drain charge status output to indicate various charger operations. Connect STAT to VREF using a $10k\Omega$ resistor.                                                                                                                                                |
| 10      | INT  | 0    | <b>Open-drain interrupt output</b> . The INT pin can send charging status and fault interrupt signals to the host.                                                                                                                                                        |
| 11      | NTC  | _    | <b>Temperature-sense input</b> . Connect a negative temperature coefficient thermistor to the NTC pin. Configure the hot and cold temperature windows with a resistor divider connected from VNTC to NTC to AGND. Charging is suspended when the NTC pin is out of range. |
| 12      | VNTC | Р    | <b>Pull-up voltage bias.</b> The VNTC pin is the pull-up voltage bias of the NTC comparator resistive divider for both the feedback and the reference.                                                                                                                    |
| 13, 14  | VREF | Р    | <b>PWM low-side driver output.</b> Connect a $10\mu F$ ceramic capacitor from VREF to AGND, placed as close as possible to the IC.                                                                                                                                        |
| 15      | AGND | Р    | Analog ground.                                                                                                                                                                                                                                                            |
| 16      | SYS  | Р    | System output. Connect a $22\mu F$ ceramic capacitor from SYS to PGND, placed as close as possible to the IC.                                                                                                                                                             |
| 17      | BATT | Р    | Battery positive terminal. Connect a 22µF ceramic capacitor from BATT to PGND, placed as close as possible to the IC.                                                                                                                                                     |
| 18      | CE   | I    | Active low charge enable pin. Battery charging is enabled when the corresponding register is set to active and the CE pin is low.                                                                                                                                         |
| 19, 20  | SCL  | I    | $I^2$ C interface clock. Connect SCL to the logic rail through a 10kΩ resistor.                                                                                                                                                                                           |
| 21      | SDA  | I/O  | <b>I</b> <sup>2</sup> <b>C</b> interface data. Connect SDA to the logic rail through a 10kΩ resistor.                                                                                                                                                                     |
| 22      | DISC | I    | <b>Battery disconnection control pin.</b> The DISC pin can be used for shipping mode and system resetting.                                                                                                                                                                |
| 23      | OTG  | I    | <b>Boost mode enable control pin.</b> The On-The-Go (OTG) function is enabled via the I <sup>2</sup> C. During boost operation, the OTG pin can go low to suspend boost operation.                                                                                        |
| 24      | ILIM | I    | <b>Configurable input current limit.</b> To set the maximum input current limit, connect a resistor from ILIM to ground. The actual input current limit is the lower value set by the ILIM pin or the I <sup>2</sup> C.                                                   |
| 25      | DM   | I/O  | Negative pin of the USB data line pair.                                                                                                                                                                                                                                   |



| ABSOLUTE MAXIMUM R                           | ATINGS (1)             |
|----------------------------------------------|------------------------|
| IN, PMID to GND                              |                        |
| SW to GND0.3V (-2V for                       | 20ns) to +22V          |
| BST to SWS                                   | W to SW + 5V           |
| BATT, SYS to GND                             | 0.3V to +6V            |
| All other pins to GND                        |                        |
| STAT, INT sink current                       |                        |
| Continuous power dissipation (T <sub>A</sub> | = 25°C) <sup>(2)</sup> |
|                                              |                        |
| Junction temperature                         |                        |
| Lead temperature (solder)                    |                        |
|                                              |                        |
| Storage temperature6                         | 5 C 10 + 150 C         |
| ESD Ratings                                  |                        |
| Human body model (HBM)                       | ±2000V                 |
| Charged device model (CDM)                   | ±750V                  |
| Recommended Operating Co                     | onditions (3)          |
| V <sub>IN</sub> to GND                       |                        |
|                                              |                        |
| l <sub>IN</sub>                              |                        |
| lsys                                         |                        |
| l <sub>cc</sub>                              | Up to 4.5A             |

| Thermal Resistance (5) | $oldsymbol{	heta}$ JA | $\boldsymbol{\theta}$ JC |      |
|------------------------|-----------------------|--------------------------|------|
| QFN-26 (3.5mmx3.5mm)   | 48                    | 11                       | °C/W |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_J$  (MAX), the junction-to-ambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature,  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)  $T_A$ ) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can cause excessive die temperature, and the regulator may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) The inherent switching noise voltage should not exceed the absolute maximum rating on either the BST or SW pin. A tight layout minimizes switching loss.
- 5) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 5V$ ,  $T_A = 25$ °C, unless otherwise noted.

| Parameter                                                                | Symbol                   | Condition                                                                                                                                             | Min  | Тур  | Max               | Units |
|--------------------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------------------|-------|
| Step-Down Converter                                                      |                          |                                                                                                                                                       |      |      |                   |       |
| Input voltage                                                            | V <sub>IN</sub>          |                                                                                                                                                       | 3.7  |      | 16 <sup>(6)</sup> | V     |
| Input suspend current                                                    | I <sub>IN_SUS</sub>      | Vin > Vin_uvlo, Vin > Vbatt,<br>suspend mode, EN_HIZ = 1                                                                                              |      | 1    | 1.5               | mΛ    |
| Input quiescent current                                                  | lin_q                    | $V_{\text{IN}} > V_{\text{IN\_UVLO}}, V_{\text{IN}} > V_{\text{BATT}},$<br>$V_{\text{BATT}} = 3.6 V$ , converter switching,<br>$I_{\text{SYS}} = 0 A$ |      | 4    |                   | mA    |
| Input under-voltage lockout (UVLO) threshold                             | V <sub>IN_UVLO</sub>     | V <sub>IN</sub> falling                                                                                                                               |      | 3    | 3.2               | V     |
| Input UVLO threshold hysteresis                                          |                          | V <sub>IN</sub> rising                                                                                                                                |      | 200  |                   | mV    |
| Input vs. battery voltage                                                | V <sub>HDRM</sub>        | V <sub>IN</sub> rising                                                                                                                                | 230  | 300  | 370               | mV    |
| headroom                                                                 | VHDRIM                   | V <sub>IN</sub> falling                                                                                                                               | 120  | 190  | 260               | mV    |
| Input over-voltage                                                       | V                        | V <sub>IN</sub> rising                                                                                                                                | 5.8  | 6    | 6.3               | \/    |
| protection (OVP)<br>threshold                                            | V <sub>IN_OVLO</sub>     | $V_{IN}$ rising, for $V_{IN} > 5V$                                                                                                                    | 16.2 | 16.7 | 17.2              | V     |
| Input OVP threshold hysteresis                                           |                          | V <sub>IN</sub> falling                                                                                                                               |      | 380  |                   | mV    |
| Internal reverse blocking MOSFET on resistance                           | R <sub>ON_Q1</sub>       | Measure from IN to PMID                                                                                                                               |      | 20   |                   | mΩ    |
| High-side MOSFET (HS-FET) on resistance                                  | R <sub>ON_Q2</sub>       | Measure from PMID to SW                                                                                                                               |      | 25   |                   | mΩ    |
| Low-side MOSFET (LS-FET) on resistance                                   | R <sub>ON_Q3</sub>       | Measure from SW to PGND                                                                                                                               |      | 25   |                   | mΩ    |
| Switching frequency                                                      | fsw                      | $V_{BATT} = 3.7V$ , $I_{CHG} = 2A$ , REG0Ah, bit[7] = 0                                                                                               | 1.1  | 1.35 | 1.6               | MHz   |
| SYS Output                                                               |                          |                                                                                                                                                       |      |      |                   |       |
| Minimum system regulation voltage (I <sup>2</sup> C)                     | Vsys_reg_min             | V <sub>SYS_MIN</sub> + V <sub>TRACK</sub> , I <sub>SYS</sub> = 0,<br>V <sub>BATT</sub> = 3.4V, REG04h, bits[3:1] = 110, REG04h, bit[0] = 1            |      | 3.82 |                   | V     |
| Battery tracking voltage                                                 | V <sub>TRACK</sub>       | REG04h, bit[0] = 0                                                                                                                                    |      | 100  |                   | mV    |
| ballery tracking voltage                                                 | VTRACK                   | REG04h, bit[0] = 1                                                                                                                                    |      | 150  |                   | mV    |
| Ideal diode forward voltage in supplement mode                           | V <sub>FWD</sub>         | 10mA discharge current                                                                                                                                |      | 20   |                   | mV    |
| SYS vs. BATT comparator                                                  | V <sub>SYS_GT_BATT</sub> | V <sub>SYS</sub> falling to enter ideal diode mode                                                                                                    |      | -20  |                   | mV    |
| SYS vs. BATT comparator hysteresis                                       |                          | V <sub>SYS</sub> rising to exit ideal diode mode                                                                                                      |      | 50   |                   | mV    |
| Battery good comparator (threshold compared with $V_{\text{SYS\_MIN}}$ ) | Vbatt_gd                 | V <sub>BATT</sub> rising to the BATTFET being fully turned on                                                                                         |      | 60   |                   | mV    |
| Battery good comparator hysteresis                                       |                          | V <sub>BATT</sub> falling                                                                                                                             |      | 100  |                   | mV    |

© 2021 MPS. All Rights Reserved.



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN} = 5V$ ,  $T_A = 25$ °C, unless otherwise noted.

| Parameter                                               | Symbol                | Condition                                                                                                                                                      | Min                 | Тур                 | Max                         | Units          |
|---------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|-----------------------------|----------------|
| Battery Charger                                         |                       |                                                                                                                                                                | U                   |                     |                             | U              |
| Battery charge voltage regulation (I <sup>2</sup> C)    | V <sub>BATT_REG</sub> | Depends on the I <sup>2</sup> C setting                                                                                                                        | 3.4                 |                     | 4.67                        | V              |
| Battery charge voltage regulation accuracy              | VBATT_REG_<br>ACC     | REG07h, bits[7:1] = 1010000,<br>VBATT_REG = 4.2V<br>REG07h, bits[7:1] = 1011111,<br>VBATT_REG = 4.35V<br>REG07h, bits[7:1] = 1100100,<br>VBATT_REG = 4.4V      | -0.5                |                     | +0.5                        | %              |
| Fast charge current (I <sup>2</sup> C)                  | Icc                   | Depends on the I <sup>2</sup> C setting                                                                                                                        | 320                 |                     | 4520                        | mA             |
| Fast charge current accuracy                            | lcc_acc               | Icc, bits[6:0] = 0000100, VBATT = 3.8V  Icc, bits[6:0] = 0100110, VBATT = 3.8V  Icc, bits[6:0] = 1000011, VBATT = 3.8V  Icc, bits[6:0] = 1101001, VBATT = 3.8V | 442<br>1739<br>2849 | 500<br>1850<br>3000 | 558<br>1951<br>3151<br>4750 | mA<br>mA<br>mA |
| Pre-charge to fast charge threshold (I <sup>2</sup> C)  | VBATT_PRE             | V <sub>BATT</sub> rising, REG05h, bit[7] = 1                                                                                                                   | 2.8                 | 3.0                 | 3.1                         | mA<br>V        |
| Pre-charge to fast charge hysteresis                    |                       | V <sub>BATT</sub> falling                                                                                                                                      |                     | 160                 |                             | mV             |
| Trickle charge to pre-charge threshold                  | V <sub>BATT_TC</sub>  | V <sub>BATT</sub> rising                                                                                                                                       | 1.9                 | 2.0                 | 2.1                         | V              |
| Trickle charge to pre-charge threshold hysteresis       |                       | V <sub>BATT</sub> falling                                                                                                                                      |                     | 50                  |                             | mV             |
| Trickle-charge current                                  | I <sub>TC</sub>       | VBATT = 1.8V, IPRE, bit[0] = 1<br>VBATT = 1.8V, IPRE, bit[0] = 0                                                                                               |                     | 185<br>145          |                             | mA             |
| Pre-charge current (I <sup>2</sup> C)                   | I <sub>PRE</sub>      | Depends on the I <sup>2</sup> C setting                                                                                                                        | 150                 |                     | 750                         | mA             |
| Pre-charge current accuracy                             |                       | V <sub>BATT</sub> = 2.6V,<br>REG06h, bits[7:4] = 0010                                                                                                          | 182                 | 225                 | 268                         | mA             |
| Charge termination current threshold (I <sup>2</sup> C) | I <sub>TERM</sub>     | Depends on the I <sup>2</sup> C setting                                                                                                                        | 120                 |                     | 720                         | mA             |
| Termination current accuracy                            |                       | V <sub>BATT_REG</sub> = 4.2V,<br>REG06h, bits[3:0] = 0110                                                                                                      | 298                 | 360                 | 422                         | mA             |
| Charge termination deglitch time                        | t <sub>TERM_DGL</sub> |                                                                                                                                                                |                     | 200                 |                             | ms             |
| Auto-recharge voltage threshold below VBATT_REG         | V <sub>RECH</sub>     | REG07h, bit[0] = 0                                                                                                                                             |                     | 110                 |                             | mV             |
| Auto-recharge deglitch time                             | trech_dgl             |                                                                                                                                                                |                     | 200                 |                             | ms             |
| BATTFET on resistance                                   | Ron_Q4                | VBATT = 3.8V                                                                                                                                                   |                     | 14                  |                             | mΩ             |
| Battery discharge current limit                         | IDSCHG_LMT            | V <sub>IN</sub> = 0V, V <sub>BATT</sub> = 3.8V, OTG disabled, I <sub>SYS</sub> rising                                                                          | 8.5                 |                     |                             | Α              |
| Battery discharge function                              | t <sub>DISC</sub>     | DISC pin low time to turn off the battery discharge function, REG0Ah, bits[1:0] = 00                                                                           |                     | 8                   |                             | s              |
| controlled by the DISC pin                              | 00                    | Battery discharge off time to turn on the battery discharge function, REG0Ah, bits[3:2] = 00                                                                   | •                   | 0.5                 |                             | -              |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN} = 5V$ ,  $T_A = 25$ °C, unless otherwise noted.

| Parameter                                           | Symbol                | Symbol Condition                                           |      | Тур   | Max  | Units |
|-----------------------------------------------------|-----------------------|------------------------------------------------------------|------|-------|------|-------|
| Input Voltage and Input Curren                      | t Regulatio           | n                                                          |      |       |      |       |
| Input minimum voltage regulation (I <sup>2</sup> C) | V <sub>IN_MIN</sub>   |                                                            | 3.7  |       | 15.2 | V     |
| Input minimum voltage regulation accuracy           | VIN_MIN_ACC           | REG01h, bits[6:0] = 0000110,<br>V <sub>IN_REG</sub> = 4.3V | -3   |       | +3   | %     |
|                                                     |                       | USB500                                                     | 400  | 450   | 500  |       |
|                                                     |                       | USB900                                                     | 750  | 825   | 900  |       |
|                                                     |                       | 1A                                                         | 840  | 920   | 1000 |       |
|                                                     |                       | CDP or 1.5A                                                | 1270 | 1400  | 1500 |       |
| Input current limit                                 | I <sub>IN_LIM</sub>   | DCP                                                        | 1570 | 1690  | 1800 | mA    |
|                                                     |                       | 2A                                                         | 1750 | 1880  | 2000 |       |
|                                                     |                       | 2.1A                                                       | 1840 | 1970  | 2100 |       |
|                                                     |                       | 2.4A                                                       | 2050 | 2240  | 2400 |       |
|                                                     |                       | 3A                                                         | 2640 | 2800  | 3000 |       |
| Protection                                          |                       |                                                            |      |       |      |       |
| Battery over-voltage protection (OVP) threshold     | V <sub>BATT_OVP</sub> | Rising, compared to VBATT_REG                              |      | 103.5 |      | %     |
| Battery OVP threshold hysteresis                    |                       | Compared to VBATT_REG                                      |      | 1.5   |      | %     |
| Thermal regulation                                  | T <sub>J_REG</sub>    | T <sub>J_REG</sub> , bits[1:0] = 11                        |      | 112   |      | °C    |
| Thermal shutdown threshold (6)                      | $T_{J\_SHDN}$         | T <sub>J</sub> rising                                      |      | 150   |      | ů     |
| Thermal shutdown hysteresis (6)                     |                       |                                                            |      | 20    |      | °C    |
| NTC float threshold                                 | V <sub>FLT</sub>      | As a percentage of VNTC                                    |      | 95    |      | %     |
| NTC float threshold hysteresis                      |                       | As a percentage of VNTC                                    |      | 3.6   |      | %     |
| NTC low temp rising threshold                       | Vcold                 | As a percentage of VNTC                                    | 71   | 72    | 73   | %     |
| NTC low temp rising threshold hysteresis            |                       | As a percentage of VNTC                                    |      | 1.3   |      | %     |
| NTC cool temp rising threshold                      | Vcool                 | As a percentage of VNTC                                    | 59   | 60    | 61   | %     |
| NTC cool temp rising threshold hysteresis           |                       | As a percentage of VNTC                                    |      | 1.3   |      | %     |
| NTC warm temp falling threshold                     | Vwarm                 | As a percentage of VNTC                                    | 39.3 | 40.3  | 41.3 | %     |
| NTC warm temp falling threshold hysteresis          |                       | As a percentage of VNTC                                    |      | 1.5   |      | %     |
| NTC hot temp falling threshold                      | V <sub>НОТ</sub>      | As a percentage of VNTC                                    | 35.3 | 36.3  | 37.3 | %     |
| NTC hot temp falling threshold hysteresis           |                       | As a percentage of VNTC                                    |      | 1.5   |      | %     |



# ELECTRICAL CHARACTERISTICS (continued) V<sub>IN</sub> = 5V, T<sub>A</sub> = 25°C, unless otherwise noted.

| $V_{IN} = 5V$ , $T_A = 25$ °C, unless              |                        |                                                                                                                |      | I <b>-</b> |      |       |
|----------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------|------|------------|------|-------|
| Parameter                                          | Symbol                 | Condition                                                                                                      | Min  | Тур        | Max  | Units |
| VREF LDO                                           | T                      | 1                                                                                                              |      | 1          |      |       |
| VREF LDO output voltage                            | V <sub>REF</sub>       | V <sub>IN</sub> = 5V, I <sub>VREF</sub> = 20mA                                                                 |      | 3.6        |      | V     |
| VREF LDO current limit                             | I <sub>REF_LMT</sub>   | $V_{VREF} = 3.3V$                                                                                              | 40   |            |      | mA    |
| <b>Battery Discharge Operation</b>                 | T                      |                                                                                                                |      | 1          | 1    |       |
| Battery operating range                            | V <sub>BATT</sub>      |                                                                                                                | 2.6  |            | 4.75 | V     |
| Battery current in shipping mode                   | IBATT_SP               | Vin < Vin_uvlo, Vbatt = 4.2V,<br>BATTFET off                                                                   |      | 13         | 16   | μΑ    |
|                                                    |                        | V <sub>IN</sub> < V <sub>IN_UVLO</sub> , V <sub>BATT</sub> = 4.2V,<br>BATTFET on, OTG disabled                 |      | 40         | 47   | μΑ    |
| Battery quiescent current                          | I <sub>BATT_Q</sub>    | V <sub>IN</sub> < V <sub>IN_UVLO</sub> , V <sub>BATT</sub> = 4.2V,<br>BATTFET on, OTG enabled                  |      | 5.0        |      | mA    |
|                                                    |                        | V <sub>IN</sub> < V <sub>IN_UVLO</sub> , V <sub>BATT</sub> = 4.2V,<br>BATTFET on, OTG disabled,<br>ADC enabled |      | 2          |      | mA    |
| OTG output voltage                                 | VIN_DSCHG              | REG03h, bits[5:3] = 011, lotg = 0A                                                                             |      | 5.07       |      | V     |
| OTG output voltage accuracy                        |                        | As a percentage of V <sub>IN_OTG</sub> , lotg = 0A                                                             | -2   |            | +2   | %     |
| Potton, operation IIV/I O                          | V                      | V <sub>BATT</sub> falling                                                                                      | 2.35 | 2.45       | 2.55 | V     |
| Battery operation UVLO                             | V <sub>BATT_UVLO</sub> | V <sub>BATT</sub> rising                                                                                       | 2.68 | 2.8        | 2.92 | V     |
| Battery operation UVLO for                         | V <sub>BATT_UVLO</sub> | V <sub>BATT</sub> falling                                                                                      | 2.45 | 2.55       | 2.65 | V     |
| OTG                                                | _OTG                   | V <sub>BATT</sub> rising                                                                                       |      | 3.0        |      | V     |
| OTG output voltage protection threshold            | VINOVP_<br>DSCHG       | V <sub>BATT</sub> = 3.7V, OTG is enabled, force a voltage at IN until switching is off                         |      | 6.15       |      | V     |
| OTG output voltage protection threshold hysteresis |                        |                                                                                                                |      | 330        |      | mV    |
|                                                    |                        | REG03h, bits[2:0] = 000,<br>V <sub>BATT</sub> = 3.7V                                                           | 0.5  | 0.6        | 0.7  |       |
| OTC output ourrent limit (I2C)                     | I                      | REG03h, bits[2:0] = 011,<br>V <sub>BATT</sub> = 3.7V                                                           | 1.5  | 1.65       | 1.8  |       |
| OTG output current limit (I <sup>2</sup> C)        | IIN_DSCHG              | REG03h, bits[2:0] = 101,<br>V <sub>BATT</sub> = 3.7V                                                           | 2.1  | 2.25       | 2.4  | Α     |
|                                                    |                        | REG03h, bits[2:0] = 111,<br>V <sub>BATT</sub> = 3.7V                                                           | 3.0  | 3.15       | 3.3  |       |
| Analog-to-Digital Converter (                      | ADC)                   |                                                                                                                |      |            |      |       |
| Resolution                                         | RES                    |                                                                                                                |      | 8          |      | bits  |
| Input voltage range                                | V <sub>IN</sub>        |                                                                                                                | 3.6  |            | 15.3 | V     |
| Input voltage LSB                                  | V <sub>IN_RES</sub>    |                                                                                                                |      | 60         |      | mV    |
| Input voltage accuracy                             | V <sub>IN_ACC</sub>    | V <sub>IN</sub> = 5V                                                                                           |      | 2          |      | LSB   |
| Battery voltage range                              | $V_{BATT}$             |                                                                                                                | 0    |            | 5.1  | V     |
| Battery voltage LSB                                | V <sub>BATT_RES</sub>  |                                                                                                                |      | 20         |      | mV    |
| Battery voltage accuracy                           | V <sub>BATT_ACC</sub>  | V <sub>BATT</sub> = 3.8V                                                                                       |      | 2          |      | LSB   |
| Charge current range                               | Існв                   |                                                                                                                | 0    | S          | 5.66 | Α     |
| Charge current LSB                                 | I <sub>CHG_RES</sub>   |                                                                                                                |      | 17.5       |      | mA    |
|                                                    |                        | -                                                                                                              |      |            |      |       |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN} = 5V$ ,  $T_A = 25$ °C, unless otherwise noted.

| Parameter                             | Symbol               | Condition                                | Min  | Тур   | Max  | Units |
|---------------------------------------|----------------------|------------------------------------------|------|-------|------|-------|
| Charge current accuracy               | Ichg_acc             | Charge mode, I <sub>CHG</sub> = 1.84A    |      | 3     |      | LSB   |
| System voltage range                  | Vsys                 |                                          | 0    |       | 5.1  | V     |
| System voltage LSB                    | V <sub>SYS_RES</sub> |                                          |      | 20    |      | mV    |
| System voltage accuracy               | Vsys_acc             | V <sub>SYS</sub> = 3.8V                  |      | 2     |      | LSB   |
| Input current range                   | I <sub>IN</sub>      |                                          | 0    |       | 3.39 | Α     |
| Input current LSB                     | I <sub>IN_RES</sub>  |                                          |      | 13.3  |      | mA    |
| Input current accuracy                | I <sub>IN_ACC</sub>  | I <sub>IN</sub> = 500mA                  |      | 4     |      | LSB   |
| NTC voltage range                     | V <sub>NTC</sub>     |                                          | 0    |       | 100  | %     |
| NTC voltage LSB                       | V <sub>NTC_RES</sub> |                                          |      | 0.392 |      | %     |
| NTC voltage accuracy                  | V <sub>NTC_ACC</sub> | V <sub>NTC</sub> = 50%                   |      | 2     |      | LSB   |
| DP/DM USB Detection                   |                      |                                          | 1    | 1     |      | •     |
| DP DCD current source                 | I <sub>DP_SRC</sub>  |                                          | 7    | 10    | 14   | uA    |
| DM pull-down resistance               | R <sub>DM_DOWN</sub> |                                          | 14.3 | 20    | 24.8 | kΩ    |
| Data detection voltage                | V <sub>DAT_REF</sub> |                                          | 0.25 | 0.325 | 0.4  | V     |
| DP/DM comparator threshold (2.9V)     | V <sub>TH_2P9</sub>  |                                          | 2.8  | 2.9   | 3.0  | ٧     |
| DP/DM comparator threshold (2.4V)     | V <sub>TH_2P4</sub>  |                                          | 2.3  | 2.4   | 2.5  | ٧     |
| DP/DM comparator threshold (2.2V)     | V <sub>TH_2P2</sub>  |                                          | 2.1  | 2.2   | 2.3  | ٧     |
| DP/DM comparator threshold (1.7V)     | V <sub>TH_1V7</sub>  |                                          | 1.6  | 1.7   | 1.8  | V     |
| DP voltage source                     | V <sub>DP_SRC</sub>  |                                          | 0.5  | 0.6   | 0.7  | V     |
| DM voltage source                     | V <sub>DM_SRC</sub>  |                                          | 0.5  | 0.6   | 0.7  | V     |
| DP sink current                       | I <sub>DP_SINK</sub> |                                          | 70   | 100   | 130  | μΑ    |
| DM sink current                       | I <sub>DM_SINK</sub> | ×                                        | 70   | 100   | 130  | μA    |
| Leakage current input DP/DM           | I <sub>DP_LKG</sub>  |                                          | -1   |       | +1   | μA    |
| pin                                   | I <sub>DM_LKG</sub>  | 6                                        | -1   |       | +1   | μA    |
| Logic I/O Pin Characteristics         | (STAT, INT           | r, OTG, /CE, DISC)                       |      |       |      |       |
| Logic low voltage threshold           | VIL                  |                                          |      |       | 0.4  | V     |
| Logic high voltage threshold          | ViH                  |                                          | 1.3  |       |      | V     |
| I <sup>2</sup> C Interface (SDA, SCL) |                      |                                          |      |       |      |       |
| Input high threshold level            | V <sub>IH</sub>      | V <sub>PULL_UP</sub> = 1.8V, SDA and SCL | 1.3  |       |      | V     |
| Input low threshold level             | VIL                  | V <sub>PULL_UP</sub> = 1.8V, SDA and SCL |      |       | 0.4  | V     |
| Output low threshold level            | Vol                  | Isink = 5mA                              | · ·  |       | 0.4  | V     |
| I <sup>2</sup> C clock frequency      | fscL                 |                                          |      |       | 400  | kHz   |
| Clock Frequency and Watch             | log Timer            |                                          |      |       |      |       |
| Clock frequency                       | fclk                 |                                          |      | 5     |      | MHz   |
| Watchdog timer                        | t <sub>WDT</sub>     | REG08h, bits[5:4] = 11                   |      | 160   |      | s     |

#### Note:

6) Guaranteed by design.



### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN} = 5.0V$ ,  $V_{BATT} = full range$ ,  $I^2C$ -controlled,  $I_{CHG} = 1.84A$ ,  $I_{IN}$   $I_{IM} = 3.0A$ ,  $V_{IN}$   $I_{MIN} = 4.3V$ ,  $I_{IN}$   $I_{IM} = 4.3V$ ,  $I_{IN}$   $I_{IN}$   $I_{IM} = 3.0A$ ,  $I_{IN}$   $I_{IM} = 4.3V$ ,  $I_{IN}$   $I_{IN}$   $I_{IM} = 4.3V$ ,  $I_{IN}$   $I_{IM}$   $I_{IN}$   $I_{IM}$   $I_{IM}$ (DCR = 14.9m $\Omega$ ), T<sub>A</sub> = 25°C, unless otherwise noted.













TEMPERATURE (°C)



## 500mA Input Current Limit vs. **Temperature**





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN} = 5.0V$ ,  $V_{BATT} =$  full range,  $I^2C$ -controlled,  $I_{CHG} = 1.84A$ ,  $I_{IN\_LIM} = 3.0A$ ,  $V_{IN\_MIN} = 4.3V$ ,  $L = 1.0 \mu H$  (DCR = 14.9m $\Omega$ ),  $T_A = 25^{\circ}C$ , unless otherwise noted.















# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN} = 5.0V$ ,  $V_{BATT} =$  full range,  $I^2C$ -controlled,  $I_{CHG} = 1.84A$ ,  $I_{IN\_LIM} = 3.0A$ ,  $V_{IN\_MIN} = 4.3V$ ,  $L = 1.0 \mu H$  (DCR = 14.9m $\Omega$ ),  $T_A = 25^{\circ}C$ , unless otherwise noted.









V<sub>IN</sub> = 12V, V<sub>BATT</sub> = 3.3V, I<sub>CC</sub> = 1840mA



## **Constant Current Charge**

V<sub>IN</sub> = 12V, V<sub>BATT</sub> = 3.8V, I<sub>CC</sub> = 1840mA



### **Constant Current Charge**

VIN = 16V, VBATT = 3.3V, ICC = 1840mA



### **Constant Current Charge**

V<sub>IN</sub> = 16V, V<sub>BATT</sub> = 3.8V, I<sub>CC</sub> = 1840mA





CH3: Vsw

CH2: VBATT CH4: IBATT MP2733 - 4.5A SW CHARGER WITH I2C CONTROL, NVDC POWER PATH, USB OTG

# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN} = 5.0V$ ,  $V_{BATT} = full range$ ,  $I^2C$ -controlled,  $I_{CHG} = 1.84A$ ,  $I_{IN}$   $I_{IM} = 3.0A$ ,  $V_{IN}$   $I_{MIN} = 4.3V$ ,  $I_{IN}$   $I_{IM} = 4.3V$ ,  $I_{IN}$   $I_{IN}$   $I_{IM} = 3.0A$ ,  $I_{IN}$   $I_{IM} = 4.3V$ ,  $I_{IN}$   $I_{IN}$   $I_{IM} = 4.3V$ ,  $I_{IN}$   $I_{IM}$   $I_{IN}$   $I_{IM}$   $I_{IM}$ (DCR = 14.9m $\Omega$ ), T<sub>A</sub> = 25°C, unless otherwise noted.





**Constant Voltage Charge** 



**Input Current Limit** 





### **Input Voltage Limit**

 $V_{IN} = 5V$  (2A),  $V_{BATT} = 3.3V$ ,  $V_{IN\_MIN} = 4.6V$ 



### Start-Up/Shutdown

 $V_{IN} = 5V$ ,  $I_{IN}$  LIM = 500mA,  $V_{BATT} = 3.8V$ ,  $I_{SYS} = 2.5A$ 



### Start-Up/Shutdown

 $V_{IN} = 5V$ ,  $I_{IN\_LIM} = 500$ mA,  $V_{BATT} = 3.3V$ ,  $I_{SYS} = 0.5A$ 





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN} = 5.0V$ ,  $V_{BATT} =$  full range,  $I^2C$ -controlled,  $I_{CHG} = 1.84A$ ,  $I_{IN\_LIM} = 3.0A$ ,  $V_{IN\_MIN} = 4.3V$ ,  $L = 1.0 \mu H$  (DCR = 14.9m $\Omega$ ),  $T_A = 25^{\circ}C$ , unless otherwise noted.



 $V_{IN} = 5V$ ,  $I_{IN\_LIM} = 500$ mA,  $V_{BATT} = 4.0V$ ,  $I_{SYS} = 0.5$ A



### Charge On/Off

 $V_{IN} = 5V$ ,  $V_{BATT} = 4.0V$ ,  $I_{SYS} = 0A$ 



### **BATTFET On/Off**

 $V_{IN} = 5V$ ,  $V_{BATT} = 4.0V$ ,  $I_{SYS} = 4A$ 



### VIN Hot Insertion/Removal

 $V_{IN} = 5V$ ,  $I_{IN}$  LIM = 500mA,  $V_{BATT} = 3.8V$ 



#### **SYS Load Transient**

 $V_{IN} = 5V$ ,  $V_{BATT} = 3.3V$ , charging disabled,  $I_{SYS} = 1A$  to 3A



### **VIN OVP Test**

CH2: V<sub>IN</sub>

CH1: V<sub>SYS</sub>

CH3: Vsw

CH4: IBATT

 $V_{IN} = 5V$  to 17V,  $V_{BATT} = 3.8V$ ,  $I_{SYS} = 1A$ 





CH4: Isys CH3: VREF

CH2: VBATT

CH1: V<sub>IN</sub>

CH3: V<sub>SW</sub>

CH4: IL

# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN} = 5.0V$ ,  $V_{BATT} = full range$ ,  $I^2C$ -controlled,  $I_{CHG} = 1.84A$ ,  $I_{IN}$   $I_{IM} = 3.0A$ ,  $V_{IN}$   $I_{MIN} = 4.3V$ ,  $I_{IN}$   $I_{IM} = 4.3V$ ,  $I_{IN}$   $I_{IN}$   $I_{IM} = 3.0A$ ,  $I_{IN}$   $I_{IM} = 4.3V$ ,  $I_{IN}$   $I_{IN}$   $I_{IM} = 4.3V$ ,  $I_{IN}$   $I_{IM}$   $I_{IN}$   $I_{IM}$   $I_{IM}$ (DCR = 14.9m $\Omega$ ), T<sub>A</sub> = 25°C, unless otherwise noted.



# **Battery Discharge Current** V<sub>IN</sub> = floating, V<sub>BATT</sub> = 4.0V, I<sub>SYS</sub> = 10A max





VIN = floating, OTG mode, VBATT = 3.3V,  $I_{IN\_DSCHG} = 0.5A$ ,  $I_{OTG} = 0.5A$ 



### **OTG Steady State Operation**

 $V_{IN}$  = floating, OTG mode,  $V_{BATT}$  = 4.0V,  $I_{IN\_DSCHG} = 3.0A$ ,  $I_{OTG} = 1.5A$ 



### **OTG Voltage Regulation**

V<sub>IN</sub> = floating, OTG mode, V<sub>BATT</sub> = 4.0V,  $I_{IN\_DSCHG} = 1.5A$ ,  $I_{OTG} = 0A$  to 1.5A



### **NTC JEITA Operation**

 $V_{IN} = 5V$ ,  $V_{BATT} = 4.07V$ ,  $I_{SYS} = 0A$ , JEITA\_ISET = 50%, JEITA\_VSET = -100mV



© 2021 MPS. All Rights Reserved.



## **FUNCTIONAL BLOCK DIAGRAM**



Figure 2: Functional Block Diagram

### **OPERATION**

The MP2733 is a highly integrated, 4.5A, switch-mode battery charger IC with narrow voltage DC (NVDC) power path management for single-cell Li-ion or Li-polymer battery applications. The device integrates a reverse blocking FET (Q1), a high-side MOSFET (Q2), a low-side MOSFET (Q3), and a battery FET (Q4) between the SYS and BATT pins.

### **Power Supply**

The VREF pin's voltage supplies the internal bias circuits, as well as the high-side MOSFET (HS-FET) and low-side MOSFET (LS-FET) gate drive. The STAT pull-up rail can also be connected to VREF. The VREF pin has an internal LDO with two inputs. One input is from IN, and the other is from a battery. IN and the battery voltage are connected to the input of the LDO via a P-channel MOSFET.

Figure 3 shows the VREF power supply circuit.



Figure 3: VREF Power Supply Circuit

### **Device Start-Up from Input Source**

When an input source is plugged in, the MP2733 qualifies the input source before start-up. The input source must meet both of the following requirements:

- 1.  $V_{IN} > V_{BATT} + V_{HDRM}$
- 2.  $V_{IN\ UVLO} < V_{IN} < V_{IN\ OVLO}$

If the input power source meets the conditions above, a good input is detected, and the device asserts an INT signal to the host. Then the device detects the input source type via the DP/DM pins. When DP/DM detection completes, the status register bit (VIN\_STAT) changes and an INT pulse is sent to the host. Then the device starts up the step-down converter.

### **NVDC Power Path Management**

The MP2733 employs an NVDC power structure with the battery FET, decoupling the system

from the battery and thus allowing separate controls between the system and the battery. The system is a priority during start-up, even if the battery is deeply discharged or missing. If the input power is available with a depleted battery, the system voltage is regulated to the minimum system voltage ( $V_{\text{SYS REG MIN}}$ ).

Figure 4 shows the NVDC power structure, which is composed of a front-end, step-down DC/DC converter and a battery FET placed between the SYS and BATT pins.



Figure 4: NVDC Power Path Management Structure

The DC/DC converter is a 1.35MHz, step-down switching regulator that directly drives the system load and charges the battery through the battery FET.

The system regulates the voltage in the following ways:

- 1. If the battery voltage (V<sub>BATT</sub>) drops below V<sub>SYS\_MIN</sub>, the system voltage is regulated at V<sub>SYS\_REG\_MIN</sub>, which exceeds V<sub>SYS\_MIN</sub> by V<sub>TRACK</sub>. The battery FET works linearly to charge the battery via a trickle charge, precharge, or fast charge current, depending on V<sub>BATT</sub>. V<sub>SYS\_MIN</sub> can be set via REG04h, bits[3:1], and V<sub>TRACK</sub> can be set via REG04h, bit[0].
- When V<sub>BATT</sub> exceeds V<sub>SYS\_MIN</sub> + V<sub>BATT\_GD</sub> (60mV), the battery FET fully turns on, and the voltage difference between the system and the battery is the V<sub>DS</sub> of the BATTFET. The charge current loop is implemented by the DC/DC converter's PWM control.
- If charging is suspended or completed (the battery FET is off), the system voltage is always regulated at its maximum value (V<sub>SYS MIN</sub>, V<sub>BATT</sub>) + V<sub>TRACK</sub>.

Figure 5 shows the charging voltage regulation.



Figure 5: V<sub>SYS</sub> Variation with V<sub>BATT</sub>

### **Dynamic Power Management (DPM)**

To meet the maximum current limit in USB specifications and avoid overloading the adapter, the MP2733 features dynamic power management (DPM), and continuously monitors the input current ( $I_{IN}$ ) and input voltage ( $V_{IN}$ ). The total input current limit is configurable to prevent the input source from being overloaded. If the input current increases and reaches the input current limit ( $I_{IN\_LIM}$ ), the charge current is reduced to prioritize the system power.

If the preset  $I_{\text{IN\_LIM}}$  exceeds the adapter's rating, the additional minimum input voltage regulation loop activates to prevent the input power source from being overloaded. When  $V_{\text{IN}}$  falls below the input voltage regulation threshold due to a heavy load, the charge current is reduced to prevent  $V_{\text{IN}}$  from dropping further.

Power path management can operate in two ways:

If V<sub>BATT</sub> < V<sub>SYS\_MIN</sub> + V<sub>BATT\_GD</sub>, the system voltage is regulated at V<sub>SYS\_REG\_MIN</sub>. If the input current reaches I<sub>IN\_LIM</sub>, the input current loop controls the DC/DC converter. If the input voltage drops to V<sub>IN\_MIN</sub>, the input voltage loop controls the converter. Then the

- system voltage drops, and the battery FET driver is pulled down to decrease the charge current. This prioritizes the system power requirement.
- 2. If the battery is directly connected to the system, and  $V_{BATT} > V_{SYS\_MIN} + V_{BATT\_GD}$ , there is a free transition between each control loop. In this circumstance, the charge decreases automatically when  $I_{IN\_LIM}$  or the voltage regulation threshold is reached.

### **Battery Supplement Mode**

If the device reaches  $I_{\text{IN\_LIM}}$  or the input voltage threshold, the charge current decreases. If the input source is still overloaded when the charge current decreases to zero, the system voltage (V<sub>SYS</sub>) begins to drop. If V<sub>SYS</sub> drops below V<sub>BATT</sub>, the MP2733 enters battery supplement mode, in which the battery simultaneously powers the system and the DC/DC converter.

The MP2733 can operate in ideal diode mode to optimize the control transition between the battery FET and DC/DC converter. The battery FET enters ideal diode mode under either of the following conditions:

- 1.  $V_{IN}$  starts up from the battery supply system.
- 2.  $V_{BATT} < V_{SYS\_MIN}$ , and  $V_{SYS}$  drops below  $V_{BATT}$ .

During ideal diode mode, the battery FET operates as an ideal diode, and regulates the battery FET's gate drive. The  $V_{DS}$  of the battery FET remains at about 20mV. As the discharge current increases, the battery FET's gate drive increases, and its  $R_{DS}$  decreases until the battery FET is fully on.

### **Battery Charge Profile**

If  $V_{IN}$  powers on, the CHG\_CONFIG bit = 01, and the CE pin is low, then the device automatically completes a charging cycle without host involvement. However, the host can set different charging parameters to optimize the charge profile by writing to the corresponding registers via the  $I^2C$ .

A new charge cycle starts when all of the following conditions are valid:

- Good input power is inserted
- Battery charging is enabled by the I<sup>2</sup>C, and CE is forced to logic low

# MPS

### MP2733 - 4.5A SW CHARGER WITH I2C CONTROL, NVDC POWER PATH, USB OTG

- There is no thermistor fault on the NTC pin
- There is no safety timer fault
- The BATTFET is not forced to turn off

The MP2733 provides four main charging phases: trickle charge, pre-charge, constant current charge, and constant voltage charge. Each phase is described below:

Phase 1 (trickle charge): When the input power qualifies as a good power supply, the MP2733 checks V<sub>BATT</sub> to determine whether trickle charge is required. If V<sub>BATT</sub> is below V<sub>BATT\_TC</sub> (2.0V), a trickle-charge current is applied on the battery, which helps reset the protection circuit in the battery pack. The trickle-charge current can be set via REG06h, bit[4]. If REG06h, bit[4] is set to 1, the trickle-charge current is 185mA. If REG06h, bit[4] is set to 0, the trickle-charge current is 145mA.

Phase 2 (pre-charge): If V<sub>BATT</sub> exceeds V<sub>BATT\_TC</sub>, the MP2733 starts to safely pre-charge the depleted battery until V<sub>BATT</sub> reaches the pre-charge to fast charge threshold (V<sub>BATT\_PRE</sub>). If V<sub>BATT\_PRE</sub> is not reached before the pre-charge timer (1hr) expires, the charge cycle ends and a corresponding timeout fault signal is asserted. The pre-charge current can be configured via the I<sup>2</sup>C register REG06h, bits[7:4], and can be set between 150mA and 750mA.

Phase 3 (constant current charge): If V<sub>BATT</sub> exceeds V<sub>BATT\_PRE</sub> set via REG05h, bit[7], the MP2733 enters a constant current charge (fast charge) phase. The fast charge current can be configured up to 3A via REG05h, bits[5:0].

There are two stages of fast charge. First, the battery FET works linearly to charge the battery with a fast charge current. Once  $V_{BATT}$  exceeds  $V_{SYS\_MIN} + V_{BATT\_GD}$ , the battery FET fully turns on. The charge current loop is implemented by the PWM control of the buck converter.

Phase 4 (constant voltage charge): When V<sub>BATT</sub> reaches the configurable float voltage (V<sub>BATT\_REG</sub>) set via REG07h, bits[7:1], the charge current begins to taper off.

The charge cycle is considered complete when the charge current reaches the battery termination threshold (I<sub>TERM</sub>) set via REG06h, bits[3:0] after a 200ms termination deglitch time (assuming that the termination function is enabled if REG08h, bit[7] is set to 1). If I<sub>TERM</sub> is not reached before the safety charge timer expires (see the Safety Timer section on page 24), the charge cycle ends, and a corresponding timeout fault signal is asserted.

Figure 6 shows the charging profile.



Figure 6: Battery Charging Profile



During the charging process, the actual charge current may be less than the register setting due to other loop regulations, such as DPM regulation (input current limit or input voltage regulation loop) or thermal regulation. Thermal regulation reduces the charge current such that the IC junction temperature does not exceed the preset limit. Multiple thermal regulation thresholds (between 60°C and 120°C) help the system design meet the thermal requirements for different applications. The junction temperature regulation threshold can be set via REG02h, bits[3:2].

### **Auto-Recharge**

When the battery is done charging, the battery may be discharged due to system consumption or self-discharge. When  $V_{BATT}$  is discharged below the recharge threshold after a 200ms auto-recharge deglitch time, the MP2733 automatically begins another charging cycle.

### **CE Control**

CE is a logic input pin that enables and disables battery charging, or starts a new charging cycle. Battery charging is enabled when CHG\_CONFIG (REG04h, bits[5:4]) is set to 01 and the CE pin is pulled to a low logic.

### **Battery Over-Voltage Protection (OVP)**

The MP2733 is designed with built-in battery over-voltage protection (OVP). If  $V_{BATT}$  exceeds 103.5% of  $V_{BATT\_REG}$ , the MP2733 immediately suspends charging and asserts a fault. If battery OVP occurs, charging is disabled but the DC/DC converter continues operating.

### System Over-Voltage Protection (OVP)

The MP2733 monitors the voltage at the SYS pin. If an over-voltage condition ( $V_{SYS} > V_{BATT\_REG} + 0.4V$ ) is detected, the DC/DC converter turns off, and the system is powered by the battery via the battery FET.

### **Automatic Input Current Optimizer (AICO)**

The device provides an optimized input current limit ( $I_{\text{IN\_LIM}}$ ) without overloading the input source. This function can be enabled or disabled by configuring the AICO\_EN bit (disabled by default). If AICO is enabled, automatic input current optimization (AICO) is triggered when  $I_{\text{IN\_LIM}}$  is set to a larger current, and  $V_{\text{IN}}$  drops to  $V_{\text{IN MIN}}$ . This function decreases  $I_{\text{IN LIM}}$  step by

step until  $V_{\text{IN}}$  exits  $V_{\text{IN\_MIN}}$  control.  $I_{\text{IN\_LIM}}$  remains optimized and does not automatically run the AICO function unless another  $V_{\text{IN\_MIN}}$  event occurs.

The actual  $I_{\text{IN\_LIM}}$  is reported in the  $I_{\text{IN\_DPM}}$  register when the AICO function is enabled (AICO\_EN = 1). If the AICO function is disabled (AICO\_EN = 0),  $I_{\text{IN\_LIM}}$  is set by the IIN\_LIM register. Any write to IIN\_LIM can reset  $I_{\text{IN\_DPM}}$  to the same  $I_{\text{IN\_LIM}}$  value as when the AICO function is enabled.

### **Input Source Type Detection**

The MP2733 features input source detection compatible with USB Battery Charging Specification 1.2 (BC1.2) and nonstandard adapters. The user can force DP/DM detection in host mode by writing 1 to USB\_DET\_EN (REG0Bh, bit[5]).

When  $V_{\text{IN}}$  is first applied and a good input source is detected, BC1.2 detection begins with data content detection (DCD). If DCD is effective, the standard downstream port (SDP), charging downstream port (CDP), and dedicated charging port (DCP) can be distinguished. If the 500ms DCD timer expires, then the MP2733 proceeds with nonstandard adapter detection.

DCD uses a current source to detect when the data pins have made contact during an attachment event. The protocol for DCD is described below:

- 1. The portable device (PD) detects  $V_{\text{IN}}$  assertion.
- The PD turns on DP (I<sub>DP\_SRC</sub>) and the DM pull-down resistor.
- 3. The PD waits for the DP line to pull low.
- 4. If the DP line is detected to be low for 10ms, the PD starts primary detection.
- 5. If data contact is not detected, the DCD timer (about 500ms) expires.

After the DCD timer expires, the PD turns off  $I_{DP\_SRC}$  and the DM pull-down resistor. Then the 50ms timer starts, and the PD can detect a special adapter. If a special adapter is detected, an INT signal is sent to the host. Otherwise, the PD starts primary detection after the 50ms timer expires.



Primary detection is used to distinguish between USB hosts (or the SDP) and different types of charging ports. During primary detection, the IC turns on  $V_{DP\_SRC}$  on DP, and  $I_{DM\_SINK}$  on DM. If the portable device is attached to a USB host, the DM pin pulls low. The SDP is detected, and an INT signal is sent to the host.

If the DM pin is high, the IC goes into secondary detection, which distinguishes between a CDP and a DCP.

During secondary detection, the IC turns on  $V_{\text{DM\_SRC}}$  on DM, and  $I_{\text{DP\_SINK}}$  on DP. If the input source is a CDP port and DP is low, then the CDP is detected, and an INT signal is sent to the host.

If DP is high, the DCP source is detected, and an INT signal is sent to the host. In this case, after turning off  $V_{DM\_SRC}$  and  $I_{DP\_SINK}$ ,  $V_{DP\_SRC}$  is applied to DP, and the IC goes to fast charge detection.

Fast charge detection identifies whether the input source has fast charge capability.

If DM is always high during fast charge detection, the input source has no fast charge capability. If DM is low for 40ms when the input source has fast charge capability, the MP2733 sends an INT signal to the host. The MP2733 features an I<sup>2</sup>C-configurable DP/DM output for host-controlled communication, with various fast charge protocols.

Table 1 lists input current limits that are compatible with USB specifications and BC1.2.

Table 1: Input Current Limit vs. USB Type

| DP/DM<br>Detection         | I <sub>IN_LIM</sub> (A) | V <sub>IN_OVP</sub> | V <sub>IN_MIN</sub> (V) |
|----------------------------|-------------------------|---------------------|-------------------------|
| Nonstandard adapter (1A)   | 1                       | 6                   | 3.7 to 5.2              |
| Nonstandard adapter (2.1A) | 2.1                     | 6                   | 3.7 to 5.2              |
| Nonstandard adapter (2.4A) | 2.4                     | 6                   | 3.7 to 5.2              |
| SDP                        | 0.5                     | 6                   | 3.7 to 5.2              |
| CDP                        | 1.5                     | 6                   | 3.7 to 5.2              |
| DCP                        | 1.8                     | 6                   | 3.7 to 5.2              |

USB detection is independent of the charge enable status. After DP/DM detection completes, the MP2733 indicates the USB port type in the status register VIN\_STAT (REG0Ch, bits[7:5]) and fast charge adapter (REG17h, bit[6]), then asserts an INT signal to the host. The host can revise the input current limit according to detection results.

### Input Current Limit Setting via ILIM

For safe operation, the MP2733 has an additional hardware pin (ILIM) to adjust the maximum input current limit. The limit can be set by connecting a resistor from ILIM to GND. The actual input current limit is the lower value between what is set by the ILIM pin and the value set by the I<sup>2</sup>C.

The input current limit set by the ILIM pin can be calculated with Equation (1):

$$I_{I_{N\_LIM}} = \frac{120}{R_{ILIM}(k\Omega)}(A)$$
 (1)

### **Battery Temperature Monitor in Charge Mode**

The MP2733 continuously monitors the battery's temperature by measuring the voltage at the NTC pin. This value is typically determined by a negative temperature coefficient (NTC) thermistor and external voltage dividers. For the NTC thermistor, a hotter ambient temperature corresponds with a lower resistance and voltage ratio, and vice versa.

Figure 7 on page 24 shows an NTC protection circuit. The external resistor dividers and the internal reference resistor series are pulled up to the VNTC pin. The voltage ratios between the internal and external dividers are compared to determine whether an NTC protection has been triggered. The VNTC voltage (1.7V) is regulated by an LDO that is powered from VREF. The VNTC pin is available in both charge mode and On-the-Go (OTG) mode.



Figure 7: NTC Protection Circuit

The MP2733 provides standard and JEITA battery temperature monitoring, which can be selected via the NTC TYPE bit. If the standard type is selected, and the external voltage ratio transitions from the high temperature threshold (V<sub>HOT</sub>) to the low temperature threshold (V<sub>COLD</sub>), this means that the battery temperature is out of the cold-to-hot range. The IC suspends charging and reports the NTC fault. Once the battery temperature is within the cold-to-hot temperature range again, charging resumes automatically.

If the JEITA type is selected, the MP2733 monitors four temperature thresholds:

- 1. Cold temperature threshold ( $T_{NTC} < 0$ °C, default)
- 2. Cool temperature threshold (0°C < T<sub>NTC</sub> <15°C, default)
- 3. Warm temperature threshold ( $45^{\circ}$ C <  $T_{NTC}$  < 55°C, default)
- 4. Hot temperature threshold  $(T_{NTC} > 55^{\circ}C,$ default)

For a given NTC thermistor, these temperatures correspond to the values for V<sub>COLD</sub>, V<sub>COOL</sub>, V<sub>WARM</sub>, and V<sub>HOT</sub>, respectively. These voltage thresholds can be configured via REG16h, bits[5:0] to set different temperature ranges.

If  $V_{NTC} < V_{HOT}$  or  $V_{NTC} > V_{COLD}$ , charging and timers are suspended. If  $V_{HOT} < V_{NTC} < V_{WARM}$ , then V<sub>BATT REG</sub> is reduced by 200mV (configured via REG16h, bit[7]). If  $V_{COOL} < V_{NTC} < V_{COLD}$ , the charging current is reduced to 16.7% of its set value, which can be configured via REG16h, bit[6]. Figure 8 shows the NTC window with JEITA control.



Figure 8: NTC Window with JEITA Control

The MP2733 provides PCB over-temperature (OT) monitoring. The PCB OT response is selected by the NTC\_OPTION bit (REG02h, bit[1]). If this bit is set to 1, PCB over-temperature protection (OTP) is enabled. If this bit is set to 0 (the default setting), the battery temperature monitoring and corresponding protection features described above are utilized instead.

While monitoring OT conditions in the PCB, the IC continuously monitors the PCB temperature at the NTC pin. If the NTC pin's voltage is below the threshold that uses V<sub>HOT</sub>, the DC/DC converter and battery FET turn off. Operation resumes once the NTC pin voltage returns to its normal value.

If the NTC thermistor is removed, NTC is pulled up to VNTC (see Figure 7). If the NTC voltage exceeds 95% of VNTC, then the NTC thermistor is detected to be floating. The MP2733 sends an INT signal to the host, and the RNTC FLOAT STAT bit is set to 1.

### **Battery Temperature Monitor in On-the-Go** (OTG) Boost Mode

In boost mode, the device monitors whether the battery temperature is within the V<sub>COLD</sub> and V<sub>HOT</sub> thresholds, unless boost mode temperature monitoring is disabled by setting EN\_OTG NTC (REG02h, bit[5]) to 0. If the temperature goes outside of these thresholds, boost mode is suspended. Once the temperature returns to within these thresholds, boost mode resumes.

### Charging STAT Indication

The MP2733 indicates the charging state on the open-drain STAT pin. Table 2 shows the STAT

status. The STAT pin function can be disabled by setting the STAT\_EN bit to 0.

**Table 2: Operation Indications** 

| STAT               | Charging State                                                                     |
|--------------------|------------------------------------------------------------------------------------|
| Low                | Charging                                                                           |
| High               | Charging complete, charge disabled, input OVP, battery discharge standby mode      |
| Blinking at<br>1Hz | Charging suspended (battery OVP, system OVP, timer fault, NTC fault, or NTC float) |

### Interrupt to Host (INT)

The MP2733 also has an alert mechanism that can output an interrupt signal via the INT pin to notify the system of updates by outputting a 256µs, low-state INT pulse. Events that can trigger an INT output are listed below:

- Good input source detected
- DP/DM USB detection completed
- Input removed
- Charge completed
- NTC floats
- VINPPM or IINPPM has been reached
- Any fault in REG0Dh (watchdog timer fault, OTG fault, thermal shutdown, safety timer fault, battery OVP fault, NTC fault) has occurred

If a fault occurs, the charger sends out an INT signal. The fault status is not latched, meaning that the fault status is cleared when the fault condition is removed.

### **Safety Timer**

The MP2733 provides both a pre-charge and complete charge safety timer to prevent extended charging cycles due to abnormal battery conditions. The total safety timer for both trickle charge and pre-charge is 1 hour when VBATT is below VBATT\_PRE. The complete charge safety timer starts when the battery enters constant current charge. The user can configure the constant current charge safety timer via CHG\_TMR (REG08h, bits[2:1]). If the safety timer function is not used, it can be disabled by EN\_TIMER (REG08h, bits[0]) while initializing charger configuration.

The safety timer is reset at the beginning of a new charging cycle. Before the safety timer expires, any of the actions listed below can reset the safety timer:

- A new charge cycle begins by either input insertion or automatic recharge
- Toggling the CE pin low, high, then low (charging enabled)
- Writing CHG\_CONFIG (REG04h, bits[5:4]) from 00 to 01 (charging enabled)
- Writing EN\_TIMER (REG08h, bit[0]) from 0 to 1 (safety timer enabled)

When safety timer expires, the safety timer fault bit (REG17h, bit[7]) is set to 1 and INT is asserted to the host. Writing the BG\_EN bit (REG09h, bit[3]) from 1 to 0 (or re-inserting the input) re-enables input detection, clears the safety timer fault, and restarts the safety timer.

The MP2733 automatically adjusts or suspends the timer if any fault occurs. The timer is suspended if any of the following conditions are met:

- The battery enters supplement mode and V<sub>BATT</sub> < V<sub>SYS\_MIN</sub>
- Battery OVP occurs
- An NTC hot or cold fault occurs
- The NTC pin is floating
- 0 is written to EN\_TIMER (REG08h, bit[0])

The MP2733 provides a way to double the remaining time left on the timer, which is enabled by the TMR2X\_EN bit. If the input current limit, input voltage regulation, or thermal regulation threshold is reached, the remaining time on the timer is doubled when TMR2X\_EN is enabled. Once the device is cleared of the conditions listed above, the remaining time returns to the original setting.

The safety timer does not operate in USB Onthe-Go (OTG) mode.

### Watchdog Timer

The MP2733 is a host-controlled device, but it can operate in a default mode without host control. In default mode, all registers are set to the default settings, and the WATCHDOG FAULT command is set to 1.

In host-controlled mode, all the parameters can be configured by the host. To keep the device in host mode, the host has to periodically reset the

4/7/2021



watchdog timer by setting the WATCHDOG TIMER RESET bit (REG08h, bit[3]) to 1 before the watchdog timer expires. If the watchdog timer expires, some of the registers are reset to their default values. See the I<sup>2</sup>C Register Map on page 29 to determine which registers are reset after the watchdog timer expires.

The following actions reset the watchdog timer and ensure that the IC recovers from a watchdog timer fault:

- Writing 1 to the WATCHDOG\_TIMER\_RESET bit (REG08h, bit[3])
- Toggling the WATCHDOG TIMER ENABLE bit (disable first, then enable)

### **Thermal Regulation and Thermal Shutdown**

The MP2733 continuously monitors the internal junction temperature to maximize power delivery and avoid overheating the chip. If the internal junction temperature reaches the thermal regulation threshold (set by the TJ\_REG bit), the MP2733 starts to reduce the charge current to prevent higher power dissipation. During thermal regulation, the THERM\_STAT bit is set to 1.

If the junction temperature reaches the thermal shutdown threshold (T<sub>J SHDN</sub>, about 150°C), the MP2733 turns off the PWM step-down converter BATTFET. and the THERMAL SHUTDOWN bit in the fault register is set to 1, and an INT signal is asserted to the host. Once the junction temperature drops below the T<sub>J SHDN</sub> hysteresis threshold, the step-down converter and BATTFET resume normal operation.

### **Battery Standby Mode**

If only the battery is connected and V<sub>BATT</sub> exceeds the  $V_{\text{BATT UVLO}}$  threshold, then the BATTFET turns on and connects the battery to the system. The  $14m\Omega$  BATTFET minimizes conduction loss during discharge. The MP2733's quiescent current goes as low as 40µA. The low on resistance and low quiescent current help extend battery runtime.

There is an over-current limit designed in the MP2733 to avoid system over-current conditions while the battery discharges. If the discharge current exceeds this limit (IDSCHG LMT) after a 50µs

blanking time, the discharge FET turns off and enters hiccup mode. After a 600ms recovery time, the discharge FET turns on again. If the discharge current goes high to reach the internal fast-off current limit (14A), the BATTFET turns off immediately and enters hiccup mode.

### **Battery Disconnection Function**

In applications where the battery is not removable, it is essential to disconnect the BATTFET for system reset or shipping mode. The MP2733 provides both system reset mode and shipping mode for different applications.

The system auto-reset function is selected by setting SYSRST\_SEL to 1. Once the logic at DISC is pulled low for longer than 8s (set via the tDISC\_L bit (REG0Ah, bits[1:0])) then the system is disconnected from the battery by turning off the BATTFET. After a 4s low period that can be configured by the tDISC\_H bit (REG0Ah, bits[3:2]), the BATTFET automatically turns on (see Figure 9).



Figure 9: System Auto-Reset

The MP2733 can enter and exit shipping mode through the I<sup>2</sup>C control of the BATTFET DIS bit (REG0Ah, bit[5]). Set BATTFET DIS to 1 to turn off the BATTFET after a 10s delay. In battery standby mode, the delay time is configured by the t<sub>SM DLY</sub> bit. Set BATTFET\_DIS to 0 to turn the BATTFET on again.

The MP2733 can also enter and exit shipping mode through the DISC pin by setting SYSRST SEL to 0. If the logic at DISC is pulled low for longer than the time configured by the tDISC L bit, the battery FET turns off and the device enters shipping mode. If the logic at DISC is pulled low again for time set by the tDISC\_H bit, the battery FET turns on and the device exits shipping mode (see Figure 10 on page 27). Once the device exits shipping mode via the DISC pin,



BATTFET\_DIS must be set to 0 to reset BATTFET control.



Figure 10: Shipping Mode via the DISC Pin

### On-the-Go (OTG) Boost Function

The MP2733 can supply a regulated 5V output at the IN pin to power the peripherals. This output is compliant with USB On-The-Go (OTG) specifications. To ensure that the battery is not drained, the MP2733 does not enter OTG mode if the battery is below its under-voltage lockout (UVLO) threshold. To enable OTG mode, the input voltage at the IN pin must be below 1V.

Boost operation can be enabled when the CHG\_CONFIG bit = 11 (REG04h, bits[5:4] = 11) and the OTG pin is high. The OTG output current limit can be configured by the IIN\_DSCHG bit (REG03h, bits[1:0]). During boost mode, status register VIN\_STAT (REG0Ch, bits[7:5]) changes to 111.

The following conditions must be met to enable boost operation:

- V<sub>BATT</sub> > V<sub>BATT</sub> UVLO OTG</sub> (rising 3V)
- V<sub>IN</sub> < 1V</li>
- The OTG pin is high and CHG\_CONFIG (REG04h, bits[5:4]) is set to 11

Boost mode is enabled after a 200ms delay.

Once OTG is enabled, the MP2733 boosts the PMID to 5V. Then the block FET (Q1) is linearly regulated with a 3A output current limit. If  $V_{\text{IN}}$  is charged above 4.4V within 6ms, the block FET fully turns on. Otherwise, the block FET turns off and the part goes into hiccup mode. After a 600ms off period, PMID tries to charge  $V_{\text{IN}}$  again.

The MP2733 provides OTG output short protection. If  $V_{\text{IN}}$  falls below 4V, the block FET and boost turn off, and the part enters hiccup mode. After a 600ms recovery time, OTG starts up again. When the OTG output is short, the fault register's OTG\_FAULT bit (REG0Dh, bit[6]) is set to 1, and an INT signal is sent to the host.

The device also provides OTG output voltage protection. Once  $V_{\text{IN}}$  exceeds  $V_{\text{INOVP\_DSCHG}}$ , the MP2733 stops switching, the fault register OTG\_FAULT bit (REG0Dh, bit[6]) is set to 1, and an INT signal is sent to the host.

In boost mode, the MP2733 employs a fixed, 1.35MHz, PWM step-up switching converter. It switches from PWM mode to pulse-skip mode under light-load conditions.

### **Analog-to-Digital Converter (ADC)**

The MP2733 integrates an 8-bit analog-to-digital converter (ADC), which is available in charge mode, OTG mode, or battery standby mode.

In charge mode, the ADC monitors the input voltage, input current, system voltage, battery voltage, charge current, and NTC voltage alternately. In OTG mode, the ADC monitors the input voltage, input current, system voltage, battery voltage, and NTC voltage alternately.

The ADC has two modes that can be selected by ADC\_RATE (REG03h, bit[6]). If ADC\_RATE is set to 0, the ADC starts working once ADC\_START bit is set to 1. If ADC\_RATE is set to 1, the ADC is always working.

In battery standby mode, the ADC is available by first setting EN\_ADC\_DSG (REG08h, bit[6]) to 1. Then the ADC can be controlled by the ADC\_RATE and ADC\_START bits.

### **Serial Interface**

The IC uses an I<sup>2</sup>C-compatible interface to set the charging parameters and instantaneously report the device status. The I<sup>2</sup>C is a bidirectional, two-wire serial interface. Only two bus lines are required: a serial data line (SDA) and serial clock line (SCL). Both the SDA and SCL lines are open drains that must be connected to the positive supply voltage via a pull-up resistor.

The IC operates as a slave device and receives control inputs from the master device, such as a microcontroller. The SCL line is always driven by the master device. The I<sup>2</sup>C interface supports both standard mode (up to 100kbits/s) and fast mode (up to 400kbits/s).

All transactions begin with a start (S) condition and are terminated by a stop (P) condition. Start and stop conditions are always generated by the master. A start condition is defined as a high-to-



low transition on the SDA line while SCL is high. A stop condition is defined as a low-to-high transition on the SDA line while the SCL is high (see Figure 11).



Figure 11: Start and Stop Conditions

For data validity, the data on the SDA line must be stable during the high period of the clock. The high or low state of the SDA line can only change when the clock signal on the SCL line is low (see Figure 12). Every byte on the SDA line must be 8 bits long. The number of bytes that can be transmitted per transfer is unrestricted. Data is first transferred with the most significant bit (MSB).



Figure 12: Bit Transfer on the I<sup>2</sup>C Bus

Each byte has to be followed by an acknowledge (ACK) bit, which is generated by the receiver to signal to the transmitter that the byte was successfully received.

The ACK signal occurs when the transmitter releases the SDA line during the acknowledge clock pulse. This allows the receiver to pull the SDA line low. The SDA line stays low during the high period of the ninth clock.

If the SDA line is high during the ninth clock, this is defined as a not acknowledge (NACK) signal. The master can then generate either a stop condition to abort the transfer or a repeated start (Sr) condition to start a new transfer.

After the start condition, a slave address is sent. This address is 7 bits long, followed by the 8th data direction bit (R/W). A 0 indicates a transmission (write), and a 1 indicates a request for data (read). Figure 13 shows the address bit arrangement.



Figure 13: 7-Bit Address

Figure 14, Figure 15, Figure 16, Figure 17, and Figure 18 show the complete data transfer sequence.



Figure 14: Data Transfer on the I<sup>2</sup>C Bus



From Slave to Master

### MP2733 - 4.5A SW CHARGER WITH I2C CONTROL, NVDC POWER PATH, USB OTG



Figure 15: Single Write

| 1 bit | 7 bits              | 1 bit | 1 bit | 8 bits              | 1 bit | 1 bit | 7 bits        | 1 bit | 1 bit | 8 bits | 1 bit | 1 bit |
|-------|---------------------|-------|-------|---------------------|-------|-------|---------------|-------|-------|--------|-------|-------|
| S     | Slave Address       | 0     | А     | Register Address    | А     | S     | Slave Address | 1     | Α     | Data   | /A    | Р     |
|       | From Master to Slav | ve    | A = A | Acknowledge (SDA Lo | w)    |       | S = Start     |       |       |        |       |       |

Figure 16: Single Read

/A = Not Acknowledge (SDA High)



Figure 18: Multi-Read



## I<sup>2</sup>C REGISTER MAP

| IC Address<br>4Bh Register<br>Name | Address | R/W | Description                                       |
|------------------------------------|---------|-----|---------------------------------------------------|
| REG00h                             | 0x00    | R/W | Input current limit setting.                      |
| REG01h                             | 0x01    | R/W | Input voltage regulation setting.                 |
| REG02h                             | 0x02    | R/W | NTC configuration and thermal regulation setting. |
| REG03h                             | 0x03    | R/W | ADC control and OTG configuration.                |
| REG04h                             | 0x04    | R/W | Charge control and VSYS configuration.            |
| REG05h                             | 0x05    | R/W | Charge current configuration.                     |
| REG06h                             | 0x06    | R/W | Pre-charge and termination current.               |
| REG07h                             | 0x07    | R/W | Charge voltage regulation.                        |
| REG08h                             | 0x08    | R/W | Timer configuration.                              |
| REG09h                             | 0x09    | R/W | Bandgap setting.                                  |
| REG0Ah                             | 0x0A    | R/W | BATTFET configuration.                            |
| REG0Bh                             | 0x0B    | R/W | INT mask and USB detection setting.               |
| REG0Ch                             | 0x0C    | R   | Status indicator.                                 |
| REG0Dh                             | 0x0D    | R   | Fault indicator.                                  |
| REG0Eh                             | 0x0E    | R   | Battery voltage ADC.                              |
| REG0Fh                             | 0x0F    | R   | System voltage ADC.                               |
| REG10h                             | 0x10    | R   | NTC voltage ADC.                                  |
| REG11h                             | 0x11    | R   | Input voltage ADC.                                |
| REG12h                             | 0x12    | R   | Charge current ADC.                               |
| REG13h                             | 0x13    | R   | Input current ADC.                                |
| REG14h                             | 0x14    | R   | Power management status.                          |
| REG15h                             | 0x15    | R/W | DPM mask setting.                                 |
| REG16h                             | 0x16    | R/W | JEITA configuration.                              |
| REG17h                             | 0x17    | R   | Safety timer status and part number setting.      |



# **REG00h: Input Current Limit**

| Bit | Name       | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description               | Comment                                                                                                                                                              |
|-----|------------|-----|------------------|-----------------|-----|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EN_HIZ     | 0   | Y                | Y               | R/W | 0: Disabled<br>1: Enabled | Enables Hi-Z mode. Set to 0 by default. This bit only turns off the DC/DC converter.                                                                                 |
| 6   | EN_LIM     | 1   | Y                | Y               | R/W | 0: Disabled<br>1: Enabled | Enables the ILIM pin. This bit is set to 1 by default. The charger input current limit is the lower value between the IIN_LIM register setting and ILIM pin setting. |
| 5   | IIN_LIM[5] | 0   | Υ                | N               | R/W | 1600mA                    | This bits set the input current                                                                                                                                      |
| 4   | IIN_LIM[4] | 0   | Υ                | N               | R/W | 800mA                     | limit threshold. They have a 100mA offset, a 500mA                                                                                                                   |
| 3   | IIN_LIM[3] | 1   | Υ                | N               | R/W | 400mA                     | default, and a 100mA to 3.25A range via the one-time programmable (OTP) memory. V <sub>IN</sub> POR can reset                                                        |
| 2   | IIN_LIM[2] | 0   | Y                | N               | R/W | 200mA                     |                                                                                                                                                                      |
| 1   | IIN_LIM[1] | 0   | Y                | N               | R/W | 100mA                     |                                                                                                                                                                      |
| 0   | IIN_LIM[0] | 0   | Υ                | N               | R/W | 50mA                      | I <sub>IN_LIM</sub> to the default OTP threshold.                                                                                                                    |

# **REG01h: Input Voltage Regulation**

| Bit | Name               | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description                      | Comment                                                  |
|-----|--------------------|-----|------------------|-----------------|-----|----------------------------------|----------------------------------------------------------|
| 7   | REGISTER_<br>RESET | 0   | Υ                | N               | R/W | 0: Keep current setting 1: Reset | This bit is set to 0 by default.                         |
| 6   | VIN_MIN[6]         | 0   | Y                | N               | R/W | 6400mV                           |                                                          |
| 5   | VIN_MIN[5]         | 0   | Y                | N               | R/W | 3200mV                           | These bits set the input voltage limit threshold. They   |
| 4   | VIN_MIN[4]         | 0   | Y                | N               | R/W | 1600mV                           | have a 3.7V offset, 3.7V to                              |
| 3   | VIN_MIN[3]         | 0   | Υ                | N               | R/W | 800mV                            | 15.2V range, and is set to 0000110 (4.3V) by default via |
| 2   | VIN_MIN[2]         | 1   | Y                | N               | R/W | 400mV                            | the OTP. V <sub>IN</sub> POR can reset                   |
| 1   | VIN_MIN[1]         | 1   | Y                | N               | R/W | 200mV                            | V <sub>IN_MIN</sub> to its default value via the OTP.    |
| 0   | VIN_MIN [0]        | 0   | Υ                | N               | R/W | 100mV                            |                                                          |



## **REG02h: NTC Configuration and Thermal Regulation**

| Bit | Name       | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description                       | Comment                                                                               |
|-----|------------|-----|------------------|-----------------|-----|-----------------------------------|---------------------------------------------------------------------------------------|
| 7   | tSM_DLY    | 1   | Υ                | Y               | R/W | 0: No delay<br>1: 10s delay       | This bit sets the shipping mode entry delay time. It is set to 1 by default.          |
| 6   | NTC_TYPE   | 1   | Y                | Y               | R/W | 0: Standard<br>1: JEITA           | This bit is set to 1 by default.                                                      |
| 5   | EN_OTG_NTC | 0   | Y                | Y               | R/W | 0: Disabled<br>1: Enabled         | Enables OTG NTC. This bit is set to 0 by default.                                     |
| 4   | EN_CHG_NTC | 1   | Y                | Y               | R/W | 0: Disabled<br>1: Enabled         | Enables charge NTC. This bit is set to 1 by default.                                  |
| 3   | TJ_REG[1]  | 1   | Y                | Y               | R/W | 00: 60°C<br>01: 80°C              | These bits set the thermal regulation threshold. These                                |
| 2   | TJ_REG[0]  | 1   | Y                | Υ               | R/W | 10: 100°C<br>11: 120°C            | bits are set to 11 by default.                                                        |
| 1   | NTC_OPTION | 0   | Y                | Y               | R/W | 0: Battery OTP<br>1: PCB OTP      | NTC OTP selection bit. This bit is set to 0 by default via the OTP.                   |
| 0   | AICO_EN    | 0   | Y                | N               | R/W | 0: Disable AICO<br>1: Enable AICO | Enables automatic input current optimization (AICO). This bit is set to 0 by default. |

### **REG03h: ADC Control and OTG Configuration**

| Bit | Name         | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description                                           | Comment                                                                                                                      |  |
|-----|--------------|-----|------------------|-----------------|-----|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | ADC_START    | 0   | Y                | Y               | R/W | 0: Disable the ADC<br>1: Enable the ADC               | Enables the ADC. This bit is set to 0 by default, and is read-only when ADC_RATE = 1. It remains high during ADC conversion. |  |
| 6   | ADC_RATE     | 0   | Y                | Y               | R/W | 0: One-shot conversion 1: Start continuous conversion | This bit sets the ADC conversion rate. It is set to 0 by default.                                                            |  |
| 5   | VIN_DSCHG[2] | 0   | Y                | Υ               | R/W | 400mV                                                 | This bit sets the On-the-Go                                                                                                  |  |
| 4   | VIN_DSCHG[1] | 1   | Y                | Y               | R/W | 200mV                                                 | (OTG) voltage. The offset is 4.8V, the default is 5.0V (010),                                                                |  |
| 3   | VIN_DSCHG[0] | 0   | Υ                | Υ               | R/W | 100mV                                                 | and the range is 4.8V to 5.5V.                                                                                               |  |
| 2   | IIN_DSCHG[2] | 0   | Y                | Y               | R/W | 000: 0.5A<br>001: 0.8A                                |                                                                                                                              |  |
| 1   | IIN_DSCHG[1] | 0   | Y                | Y               | R/W | 010: 1.1A<br>011: 1.5A<br>100: 1.8A                   | These bits set the On-the-Go (OTG) current limit. They are set to 000 by default.                                            |  |
| 0   | IIN_DSCHG[0] | 0   | Y                | Y               | R/W | 101: 2.1A<br>110: 2.4A<br>111: 3.0A                   | Set to 000 by delault.                                                                                                       |  |



# **REG04h: Charge Control and VSYS Configuration**

| Bit | Name              | POR | Reset by REG_RST | Reset<br>by<br>WTD | R/W | Description                                         | Comment                                                                                  |
|-----|-------------------|-----|------------------|--------------------|-----|-----------------------------------------------------|------------------------------------------------------------------------------------------|
| 7   | BAT_LOADEN        | 0   | Υ                | Υ                  | R/W | 0: Disable IBATLOAD 1: Enable IBATLOAD              | Enables the battery load. This bit is set to 0 by default.                               |
| 6   | STAT_EN           | 1   | Υ                | Y                  | R/W | 0: Disabled<br>1: Enabled                           | Enables the STAT pin. This bit is set to 1 by default.                                   |
| 5   | CHG_<br>CONFIG[1] | 0   | Υ                | Y                  | R/W | 00: Charge disabled 01: Charge enabled              | Charge configuration bit. It is                                                          |
| 4   | CHG_<br>CONFIG[0] | 1   | Υ                | Y                  | R/W | 10: Reserved<br>11: On-the-Go (OTG)                 | set to 01 by default.                                                                    |
| 3   | VSYS_MIN[2]       | 1   | Y                | N                  | R/W | 000: 3V<br>001: 3.15<br>010: 3.3V                   | These bits set the minimum                                                               |
| 2   | VSYS_MIN[1]       | 0   | Y                | Z                  | R/W | 010: 3.3V<br>011: 3.45V<br>100: 3.525V<br>101: 3.6V | system voltage. They have a 3V offset, 3V to 3.75V range, and are set to 101 by default. |
| 1   | VSYS_MIN[0]       | 1   | Y                | N                  | R/W | 110: 3.675V<br>111: 3.75V                           | and are set to 101 by deliadit.                                                          |
| 0   | VTRACK[0]         | 1   | Y                | N                  | R/W | 0: 100mV<br>1: 150mV                                | Battery track voltage bit. It is set to 1 by default.                                    |

# **REG05h: Charge Current Configuration**

| Bit | Name      | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description        | Comment                                                                           |
|-----|-----------|-----|------------------|-----------------|-----|--------------------|-----------------------------------------------------------------------------------|
| 7   | VBATT_PRE | 1   | Y                | <b>Y</b>        | R/W | 0: 2.8V<br>1: 3.0V | This bit sets the pre-charge to fast charge threshold. It is set to 1 by default. |
| 6   | ICC[6]    | 0   | Y                | Y               | R/W | 2560mA             |                                                                                   |
| 5   | ICC[5]    | 1   | Υ                | Υ               | R/W | 1280mA             |                                                                                   |
| 4   | ICC[4]    | 0   | Y                | Υ               | R/W | 640mA              | These bits set the fast charge current. They have a 320mA                         |
| 3   | ICC[3]    | 0   | Y                | Υ               | R/W | 320mA              | offset, 320mA to 4520mA                                                           |
| 2   | ICC[2]    | 1   | Y                | Υ               | R/W | 160mA              | range, and are set to 0100110 (1840mA) by default.                                |
| 1   | ICC[1]    | 1   | Y                | Y               | R/W | 80mA               |                                                                                   |
| 0   | ICC[0]    | 0   | Y                | Υ               | R/W | 40mA               |                                                                                   |



# **REG06h: Pre-Charge and Termination Current**

| Bit | Name     | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description | Comment                                                                                          |
|-----|----------|-----|------------------|-----------------|-----|-------------|--------------------------------------------------------------------------------------------------|
| 7   | IPRE[3]  | 0   | Y                | Y               | R/W | 320mA       | These bits set the pre-charge                                                                    |
| 6   | IPRE[2]  | 0   | Y                | Y               | R/W | 160mA       | current. They have a 150mA                                                                       |
| 5   | IPRE[1]  | 1   | Y                | Υ               | R/W | 80mA        | offset, 150mA to 750mA range, and are set to 0010                                                |
| 4   | IPRE[0]  | 0   | Y                | Y               | R/W | 40mA        | (230mA) by default.                                                                              |
| 3   | ITERM[3] | 0   | Y                | Υ               | R/W | 320mA       | These bits set the termination                                                                   |
| 2   | ITERM[2] | 0   | Υ                | Υ               | R/W | 160mA       | current. They have a 120mA offset, 120mA to 720mA range, and are set to 0010 (200mA) by default. |
| 1   | ITERM[1] | 1   | Y                | Y               | R/W | 80mA        |                                                                                                  |
| 0   | ITERM[0] | 0   | Υ                | Y               | R/W | 40mA        |                                                                                                  |

## **REG07h: Charge Voltage Regulation**

| Bit | Name         | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description          | Comment                                                                                              |
|-----|--------------|-----|------------------|-----------------|-----|----------------------|------------------------------------------------------------------------------------------------------|
| 7   | VBATT_REG[5] | 1   | Υ                | Υ               | R/W | 640mV                |                                                                                                      |
| 6   | VBATT_REG[5] | 0   | Υ                | Υ               | R/W | 320mV                |                                                                                                      |
| 5   | VBATT_REG[4] | 1   | Y                | Υ               | R/W | 160mV                | These bits set the battery regulation voltage. They have                                             |
| 4   | VBATT_REG[3] | 0   | Y                | Y               | R/W | 80mV                 | a 3.4V offset, 3.4V to 4.67V                                                                         |
| 3   | VBATT_REG[2] | 0   | Υ                | Υ               | R/W | 40mV                 | range, and are set to 1010000 (4.2V) by default.                                                     |
| 2   | VBATT_REG[1] | 0   | Υ                | Y               | R/W | 20mV                 |                                                                                                      |
| 1   | VBATT_REG[0] | 0   | Y                | Y               | R/W | 10mV                 |                                                                                                      |
| 0   | VRECH        | 0   | Y                | Y               | R/W | 0: 100mV<br>1: 200mV | Sets the battery recharge threshold (below V <sub>BATT_REG</sub> ). This bit is set to 0 by default. |



## **REG08h: Timer Configuration**

| Bit | Name                     | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description               | Comment                                                                                      |
|-----|--------------------------|-----|------------------|-----------------|-----|---------------------------|----------------------------------------------------------------------------------------------|
| 7   | EN_TERM                  | 1   | Y                | Y               | R/W | 0: Disabled<br>1: Enabled | Termination enable bit. It is set to 1 by default.                                           |
| 6   | EN_ADC_DSG               | 0   | Y                | Y               | R/W | 0: Disabled<br>1: Enabled | Enables the ADC function in standby mode. This bit is set to 0 by default.                   |
| 5   | WATCHDOG[1]              | 0   | Y                | N               | R/W | 00: Disable timer         | These bits set the I <sup>2</sup> C watchdog timer limit. They are set to 01 by default. The |
| 4   | WATCHDOG[0]              | 1   | Y                | N               | R/W | 10: 80s<br>11: 160s       | watchdog function is not available when a battery is present.                                |
| 3   | WATCHDOG_<br>TIMER_RESET | 0   | Υ                | Y               | R/W | 0: Normal<br>1: Reset     | This bit is set to 0 by default, and returns to 0 after the timer resets.                    |
| 2   | CHG_TMR[1]               | 1   | Υ                | Y               | R/W | 00: 5hrs<br>01: 8hrs      | Constant current charge                                                                      |
| 1   | CHG_TMR[2]               | 0   | Y                | Y               | R/W | 10: 12hrs<br>11: 20hrs    | timer. These bits are set to 10 by default via the OTP.                                      |
| 0   | EN_TIMER                 | 1   | Y                | Y               | R/W | 0: Disabled<br>1: Enabled | Enables the safety timer. This bit is set to 1 by default.                                   |

# REG09h: Bandgap

| Bit | Name     | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description               | Comment                                                                                                                     |
|-----|----------|-----|------------------|-----------------|-----|---------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED | N/A | N/A              | N/A             | N/A | Reserved.                 |                                                                                                                             |
| 6   | RESERVED | N/A | N/A              | N/A             | N/A | Reserved.                 |                                                                                                                             |
| 5   | RESERVED | N/A | N/A              | N/A             | N/A | Reserved.                 |                                                                                                                             |
| 4   | RESERVED | N/A | N/A              | N/A             | N/A | Reserved.                 |                                                                                                                             |
| 3   | BG_EN    | 0   | Y                | Y               | R/W | 0: Enabled<br>1: Disabled | This bit is set to 0 by default.<br>Setting this bit from 1 to 0<br>resets the input plug-in<br>detection and safety timer. |
| 2   | RESERVED | N/A | N/A              | N/A             | N/A | Reserved.                 |                                                                                                                             |
| 1   | RESERVED | N/A | N/A              | N/A             | N/A | Reserved.                 |                                                                                                                             |
| 0   | RESERVED | N/A | N/A              | N/A             | N/A | Reserved.                 |                                                                                                                             |



## **REG0Ah: BATTFET Configuration**

| Bit | Name        | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description                                                            | Comment                                                                                                                                                                                                                                                                                      |
|-----|-------------|-----|------------------|-----------------|-----|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SW_FREQ     | 0   | Υ                | Y               | R/W | 0: 1.35MHz<br>1: 1MHz                                                  | Sets the switching frequency.<br>This bit is set to 0 by default.                                                                                                                                                                                                                            |
| 6   | TMR2X_EN    | 1   | Y                | Y               | R/W | 0: Disable 2x extended safety timer 1: Enable 2x extended safety timer | 2x timer enable bit. It is set to 1 by default.                                                                                                                                                                                                                                              |
| 5   | BATTFET_DIS | 0   | N                | N               | R/W | 0: Allow the BATTFET to turn on 1: Force the BATTFET off               | This bit is set to 0 by default.                                                                                                                                                                                                                                                             |
| 4   | SYSRST_SEL  | 1   | Y                | N               | R/W | 0: Hardware reset<br>1: Software reset                                 | System reset selection bit. If this bit is set to 0, the DISC pin is pulled low for a time. Bits[1:0] of this register turn off the BATTFET for a time until bits[3:2] turn on the BATTFET. If this bit is set to 1, the off time is selected by bits[3:2]. This bit is set to 1 by default. |
| 3   | tDISC_H[1]  | 1   | Υ                | Y               | R/W | 00: 0.5s<br>01: 2s<br>10: 4s<br>11: 8s                                 | These bits determine how long the DISC pin should be pulled low (BATTFET off time) to reset the BATTFET. These bits are set to 10 by default.                                                                                                                                                |
| 2   | tDISC_H[0]  | 0   | Y                | Y               | R/W |                                                                        |                                                                                                                                                                                                                                                                                              |
| 1   | tDISC_L[1]  | 0   | Y                | Y               | R/W | 00: 8s<br>01: 10s<br>10: 12s<br>11: 16s                                | These bits determine how long the DISC pin should be pulled low to turn off the BATTFET. These bits are set to 00 by default.                                                                                                                                                                |
| 0   | tDISC_L[0]  | 0   | Y                | Υ               | R/W |                                                                        |                                                                                                                                                                                                                                                                                              |



#### **REG0Bh: INT Mask and USB Detection**

| Bit | Name                   | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description                                                          | Comment                                                                                                               |
|-----|------------------------|-----|------------------|-----------------|-----|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| 7   | INT_MASK[1]            | 1   | Y                | Υ               | R/W | 0: No INT during safety timer fault 1: INT during safety timer fault | This bit is set to 1 by default.                                                                                      |
| 6   | INT_MASK[0]            | 1   | Y                | Y               | R/W | 0: No INT during<br>BAT_FAULT<br>1: INT in BAT_FAULT                 | This bit is set to 1 by default.                                                                                      |
| 5   | USB_DET_EN             | 0   | Y                | Y               | R/W | 0: No DP/DM detection<br>1: Force DP/DM<br>detection                 | Enables USB DP/DM detection. This bit is set to 0 by default.                                                         |
| 4   | DM                     | 0   | Y                | N               | R/W | 0: 3.3V<br>1: 0.6V                                                   | This bit is set to 0 by default, and is valid when REG0Bh, bits[2:1] = 11. It resets to 0 after 1 is written.         |
| 3   | DP                     | 0   | Y                | N               | R/W | 0: 0.6V<br>1: 3.3V                                                   | This bit is set to 0 by default, and is valid when REG0Bh, bits[2:1] = 11. It resets to 0 after 1 is written.         |
| 2   | USB_FAST_<br>CHG[1]    | 0   | Y                | N               | R/W | 00: DP = 0.6V,<br>DM = Hi-Z<br>01: DP = 3.3V,<br>DM = 0.6V           | These bits set the fast charge value. They are set to 00 by                                                           |
| 1   | USB_FAST_<br>CHG[0]    | 0   | Y                | Z               | R/W | 10: DP = 0.6V,<br>DM = 0.6V<br>11: DP = 0.6V,<br>DM = 3.3V           | default. After V <sub>IN</sub> POR, these bits return to 00.                                                          |
| 0   | USB_FAST_<br>CHG_RESET | 0   | Y                | N               | R/W | 0: D+ recovers to VDP_SRC 1: D+ is pulled down to zero               | Resets USB fast charge by forcing the DP pin to 0V. This bit is set to 0 by default. It is valid in fast charge mode. |



#### **REG0Ch: Status Indicator**

| Bit | Name               | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description                                                                                                                             | Comment                                                                      |
|-----|--------------------|-----|------------------|-----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| 7   | VIN_STAT[2]        | 0   | N                | N               | R   | D+/D- version<br>000: No input<br>001: Unknown adapter                                                                                  | These bits select the input                                                  |
| 6   | VIN_STAT[1]        | 0   | N                | N               | R   | 010: Apple 1.0A<br>011: Apple 2.1A<br>100: Apple 2.4A<br>101: SDP                                                                       | source. They are set to 000 by default. V <sub>IN</sub> POR resets VIN_STAT. |
| 5   | VIN_STAT[0]        | 0   | N                | N               | R   | 110: CDP<br>111: DCP                                                                                                                    |                                                                              |
| 4   | CHG_STAT[1]        | 0   | N                | N               | R   | 00: Not charging<br>01: Trickle charge<br>10: Constant current                                                                          | These bits are set to 00 by                                                  |
| 3   | CHG_STAT[0]        | 0   | N                | N               | R   | charge<br>11: Charge done                                                                                                               | default.                                                                     |
| 2   | NTC_FLOAT_<br>STAT | 0   | N                | N               | R   | 0: No NTC float<br>1: NTC float                                                                                                         | This bit is set to 0 by default.                                             |
| 1   | THERM_STAT         | 0   | N                | N               | R   | 0: Normal<br>1: Thermal regulation                                                                                                      | This bit is set to 0 by default.                                             |
| 0   | VSYS_STAT          | 1   | N                | N               | R   | 0: In V <sub>SYSMIN</sub> regulation (BAT < V <sub>SYSMIN</sub> ) 1: Not in V <sub>SYSMIN</sub> regulation (BAT > V <sub>SYSMIN</sub> ) | This bit is set to 1 by default.                                             |



#### **REG0Dh: Fault Indicator**

| Bit | Name                 | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description                                                                                                                                           | Comment                               |
|-----|----------------------|-----|------------------|-----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| 7   | WATCHDOG_<br>FAULT   | 0   | N                | Z               | R   | 0: Normal<br>1: Watchdog timer<br>expiration                                                                                                          | This bit is set to 0 by default.      |
| 6   | OTG_FAULT            | 0   | N                | N               | R   | 0: Normal<br>1: V <sub>IN</sub> overload, or V <sub>IN</sub><br>over-voltage protection<br>(OVP), or the battery<br>has an under-voltage<br>condition | This bit is set to 0 by default.      |
| 5   | INPUT_FAULT          | 0   | N                | N               | R   | 0: Normal<br>1: Input OVP or no input                                                                                                                 | This bit is set to 0 by default.      |
| 4   | THERMAL_<br>SHUTDOWN | 0   | N                | N               | R   | 0: Normal<br>1: Thermal shutdown                                                                                                                      | This bit is set to 0 by default.      |
| 3   | BAT_FAULT            | 0   | N                | N               | R   | 0: Normal<br>1: Battery OVP                                                                                                                           | This bit is set to 0 by default.      |
| 2   | NTC_FAULT[2]         | 0   | N                | N               | R   | Buck mode<br>000: Normal<br>010: NTC warm                                                                                                             |                                       |
| 1   | NTC_FAULT[1]         | 0   | N                | N               | R   | 011: NTC cool<br>101: NTC cold<br>110: NTC hot                                                                                                        | These bits are set to 000 by default. |
| 0   | NTC_FAULT[0]         | 0   | N                | N               | R   | Boost mode<br>000: Normal<br>101: NTC cold<br>110: NTC hot                                                                                            |                                       |

### **REG0Eh: Battery Voltage ADC**

| Bit | Name     | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description | Comment                                                    |
|-----|----------|-----|------------------|-----------------|-----|-------------|------------------------------------------------------------|
| 7   | VBATT[7] | 0   | N                | N               | R   | 2560mV      |                                                            |
| 6   | VBATT[6] | 0   | N                | N               | R   | 1280mV      |                                                            |
| 5   | VBATT[5] | 0   | N                | N               | R   | 640mV       | These bits set the analog-to-                              |
| 4   | VBATT[4] | 0   | N                | N               | R   | 320mV       | digital conversion (ADC) of the battery cell voltage. They |
| 3   | VBATT[3] | 0   | N                | N               | R   | 160mV       | have a 0V offset, and a 0V to                              |
| 2   | VBATT[2] | 0   | N                | N               | R   | 80mV        | 5.1V range.                                                |
| 1   | VBATT[1] | 0   | N                | N               | R   | 40mV        |                                                            |
| 0   | VBATT[0] | 0   | N                | N               | R   | 20mV        |                                                            |



### **REG0Fh: System Voltage ADC**

| Bit | Name    | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description | Comment                                                |
|-----|---------|-----|------------------|-----------------|-----|-------------|--------------------------------------------------------|
| 7   | VSYS[7] | 0   | N                | N               | R   | 2560mV      |                                                        |
| 6   | VSYS[6] | 0   | N                | N               | R   | 1280mV      |                                                        |
| 5   | VSYS[5] | 0   | N                | N               | R   | 640mV       | These bits set the analog-to-                          |
| 4   | VSYS[4] | 0   | N                | N               | R   | 320mV       | digital conversion (ADC) of                            |
| 3   | VSYS[3] | 0   | N                | N               | R   | 160mV       | the system voltage. They have a 0V offset, and a 0V to |
| 2   | VSYS[2] | 0   | N                | N               | R   | 80mV        | 5.1V range.                                            |
| 1   | VSYS[1] | 0   | N                | N               | R   | 40mV        |                                                        |
| 0   | VSYS[0] | 0   | N                | N               | R   | 20mV        |                                                        |

### **REG10h: NTC Voltage ADC**

| Bit | Name   | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description | Comment                                                |
|-----|--------|-----|------------------|-----------------|-----|-------------|--------------------------------------------------------|
| 7   | NTC[7] | 0   | N                | N               | R   | 50.176%     |                                                        |
| 6   | NTC[6] | 0   | N                | N               | R   | 25.088%     |                                                        |
| 5   | NTC[5] | 0   | N                | N               | R   | 12.544%     | These bits set the analog-to-                          |
| 4   | NTC[4] | 0   | N                | N               | R   | 6.272%      | digital conversion (ADC) of the NTC voltage. They have |
| 3   | NTC[3] | 0   | N                | N               | R   | 3.136%      | a 0% offset, and a 0% to                               |
| 2   | NTC[2] | 0   | N                | N               | R   | 1.568%      | 100% range.                                            |
| 1   | NTC[1] | 0   | N                | N               | R   | 0.784%      |                                                        |
| 0   | NTC[0] | 0   | N                | Ν               | R   | 0.392%      |                                                        |



### **REG11h: Input Voltage ADC**

| Bit | Name   | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description | Comment                                                  |
|-----|--------|-----|------------------|-----------------|-----|-------------|----------------------------------------------------------|
| 7   | VIN[7] | 0   | N                | N               | R   | 7680mV      |                                                          |
| 6   | VIN[6] | 0   | N                | N               | R   | 3840mV      |                                                          |
| 5   | VIN[5] | 0   | N                | N               | R   | 1920mV      | These bits set the analog-to-                            |
| 4   | VIN[4] | 0   | N                | N               | R   | 960mV       | digital conversion (ADC) of the input voltage. They have |
| 3   | VIN[3] | 0   | N                | N               | R   | 480mV       | a 0V offset, and a 3.6V to                               |
| 2   | VIN[2] | 0   | N                | N               | R   | 240mV       | 15.3V range.                                             |
| 1   | VIN[1] | 0   | N                | N               | R   | 120mV       |                                                          |
| 0   | VIN[0] | 0   | N                | N               | R   | 60mV        |                                                          |

### **REG12h: Charge Current ADC**

| Bit | Name    | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description | Comment                                              |
|-----|---------|-----|------------------|-----------------|-----|-------------|------------------------------------------------------|
| 7   | ICHG[7] | 0   | N                | N               | R   | 2240mA      |                                                      |
| 6   | ICHG[6] | 0   | N                | N               | R   | 1120mA      |                                                      |
| 5   | ICHG[5] | 0   | N                | N               | R   | 560mA       | These bits set the analog-to-                        |
| 4   | ICHG[4] | 0   | N                | N               | R   | 280mA       | digital conversion (ADC) of the charge current. They |
| 3   | ICHG[3] | 0   | N                | N               | R   | 140mA       | have a 0A offset, and a 0A to                        |
| 2   | ICHG[2] | 0   | N                | N               | R   | 70mA        | 5.66A range.                                         |
| 1   | ICHG[1] | 0   | N                | N               | R   | 35mA        |                                                      |
| 0   | ICHG[0] | 0   | N                | N               | R   | 17.5mA      |                                                      |

### **REG13h: Input Current ADC**

| Bit | Name   | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description | Comment                                               |
|-----|--------|-----|------------------|-----------------|-----|-------------|-------------------------------------------------------|
| 7   | IIN[7] | 0   | N                | N               | R   | 1702.4mA    |                                                       |
| 6   | IIN[6] | 0   | N                | N               | R   | 851.2mA     |                                                       |
| 5   | IIN[5] | 0   | N                | N               | R   | 425.6mA     | These bits set the analog-to-                         |
| 4   | IIN[4] | 0   | N                | N               | R   | 212.8mA     | digital conversion (ADC) of                           |
| 3   | IIN[3] | 0   | N                | N               | R   | 106.4mA     | the input current. They have a 0A offset, and a 0A to |
| 2   | IIN[2] | 0   | N                | N               | R   | 53.2mA      | 3.39A range.                                          |
| 1   | IIN[1] | 0   | N                | N               | R   | 26.6mA      |                                                       |
| 0   | IIN[0] | 0   | N                | N               | R   | 13.3mA      |                                                       |



### **REG14h: Power Management Status**

| Bit | Name        | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description            | Comment                                          |
|-----|-------------|-----|------------------|-----------------|-----|------------------------|--------------------------------------------------|
| 7   | VINPPM_STAT | 0   | N                | N               | R   | 0: No PPM<br>1: VINPPM | This bit is set to 0 by default.                 |
| 6   | IINPPM_STAT | 0   | N                | N               | R   | 0: No PPM<br>1: IINPPM | This bit is set to 0 by default.                 |
| 5   | IIN_DPM[5]  | 0   | N                | N               | R   | 1600mA                 |                                                  |
| 4   | IIN_DPM[4]  | 0   | N                | N               | R   | 800mA                  | There his hour - 4004                            |
| 3   | IIN_DPM[3]  | 1   | N                | N               | R   | 400mA                  | These bits have a 100mA offset, a 100mA to 3.25A |
| 2   | IIN_DPM[2]  | 0   | N                | N               | R   | 200mA                  | range, and are set to 001000 by default.         |
| 1   | IIN_DPM[1]  | 0   | N                | N               | R   | 100mA                  |                                                  |
| 0   | IIN_DPM[0]  | 0   | N                | N               | R   | 50mA                   |                                                  |

### **REG15h: DPM Mask**

| Bit | Name                   | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description                                        | Comment                          |
|-----|------------------------|-----|------------------|-----------------|-----|----------------------------------------------------|----------------------------------|
| 7   | AICO_STAT              | 0   | N                | N               | R   | 0: No operation<br>1: AICO action                  | This bit is set to 0 by default. |
| 6   | VINPPM_INT_<br>MASK[1] | 1   | Y                | Y               | R/W | 0: No INT during<br>VINPPM<br>1: INT during VINPPM | This bit is set to 1 by default. |
| 5   | IINPPM_INT_<br>MASK[1] | 1   | Y                | <b>Y</b>        | R/W | 0: No INT during<br>IINPPM<br>1: INT during IINPPM | This bit is set to 1 by default. |
| 4   | RESERVED               | N/A | N/A              | N/A             | N/A | Reserved.                                          |                                  |
| 3   | RESERVED               | N/A | N/A              | N/A             | N/A | Reserved.                                          |                                  |
| 2   | RESERVED               | N/A | N/A              | N/A             | N/A | Reserved.                                          |                                  |
| 1   | RESERVED               | N/A | N/A              | N/A             | N/A | Reserved.                                          |                                  |
| 0   | RESERVED               | N/A | N/A              | N/A             | N/A | Reserved.                                          |                                  |



### **REG16h: JEITA Configuration**

| Bit | Name        | POR | Reset by<br>REG_RST | Reset<br>by WTD | R/W | Description                                                | Comment                                                                                                           |
|-----|-------------|-----|---------------------|-----------------|-----|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| 7   | JEITA_VSET  | 1   | Y                   | Y               | R/W | 0: VBATT_REG minus<br>100mV<br>1: VBATT_REG minus<br>200mV | This bit is set to 1 by default.                                                                                  |
| 6   | JEITA_ISET  | 1   | Y                   | Y               | R/W | 0: 50% of I <sub>CHG</sub><br>1: 16.7% of I <sub>CHG</sub> | This bit is set to 1 by default.                                                                                  |
| 5   | VTH_HOT     | 1   | Y                   | Y               | R/W | 0: 34.0% (60°C)<br>1: 36.0% (55°C)                         | Sets the hot threshold, which is a percentage of VNTC. This bit is set to 1 by default. The thermistor is 103AT.  |
| 4   | VTH_WARM[1] | 0   | Y                   | Y               | R/W | 00: 43.0% (40°C)                                           | These bits set the warm threshold, which is a                                                                     |
| 3   | VTH_WARM[0] | 1   | Y                   | Y               | R/W | 101: 40.0% (45°C)<br>10: 38.0% (50°C)<br>11: 36.0% (55°C)  | percentage of VNTC. They are to 01 by default. The thermistor is 103AT.                                           |
| 2   | VTH_COOL[1] | 1   | Y                   | Y               | R/W | 00: 72.0% (0°C)<br>01: 68.0% (5°C)                         | These bits set the cool threshold, which is a                                                                     |
| 1   | VTH_COOL[0] | 1   | Y                   | Y               | R/W | 10: 64.0% (10°C)<br>11: 60.0% (15°C)                       | percentage of VNTC. They are to 11 by default. The thermistor is 103AT.                                           |
| 0   | VTH_COLD    | 0   | Y                   | Y               | R/W | 0: 72.0% (0°C)<br>1: 68% (5°C)                             | Sets the cold threshold, which is a percentage of VNTC. This bit is set to 0 by default. The thermistor is 103AT. |

### **REG17h: Safety Timer Status and Part Number**

| Bit | Name                        | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description                             | Comment                          |
|-----|-----------------------------|-----|------------------|-----------------|-----|-----------------------------------------|----------------------------------|
| 7   | SAFETY_TIMER                | 0   | N                | N               | R   | 0: Normal<br>1: Safety timer expiration | This bit is set to 0 by default. |
| 6   | FAST_<br>CHARGE_<br>ADAPTER | 0   | N                | N               | R   | 0: Normal<br>1: Fast charge adapter     | This bit is set to 0 by default. |
| 5   | ОТС                         | 0   | N                | N               | R   | 0: Normal<br>1: On-the-Go (OTG)         | This bit is set to 0 by default. |
| 4   | RESERVED                    | N/A | N/A              | N/A             | N/A | Reserved.                               |                                  |
| 3   | RESERVED                    | N/A | N/A              | N/A             | N/A | Reserved.                               |                                  |
| 2   | RESERVED                    | N/A | N/A              | N/A             | N/A | Reserved.                               |                                  |
| 1   | RESERVED                    | N/A | N/A              | N/A             | N/A | Reserved.                               |                                  |
| 0   | RESERVED                    | N/A | N/A              | N/A             | N/A | Reserved.                               |                                  |



#### **REG18h** (7)

| Bit | Name                       | POR | Reset by REG_RST | Reset<br>by WTD | R/W | Description                                                                                                                                                                 | Comment                                                                 |
|-----|----------------------------|-----|------------------|-----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| 7   | IINLIM/VINMIN_<br>RESET_EN | 0   | N                | N               | N   | 0: I <sub>IN_LIM</sub> and V <sub>IN_MIN</sub> do<br>not reset when V <sub>IN</sub> POR<br>1: I <sub>IN_LIM</sub> and V <sub>IN_MIN</sub> reset<br>when V <sub>IN</sub> POR | This bit is set to 0 by default.                                        |
| 6   | RESERVED                   | N/A | N/A              | N/A             | N/A | Reserved.                                                                                                                                                                   |                                                                         |
| 5   | RESERVED                   | N/A | N/A              | N/A             | N/A | Reserved.                                                                                                                                                                   |                                                                         |
| 4   | RESERVED                   | N/A | N/A              | N/A             | N/A | Reserved.                                                                                                                                                                   |                                                                         |
| 3   | VINOVP_CS                  | 0   | N/A              | N/A             | N/A | 0: 16.8V<br>1: As per<br>USB_FAST_CHG,<br>bits[1:0] setting                                                                                                                 | This bit is set to 0 by default.                                        |
| 2   | ADDRESS                    | 0   | N/A              | N/A             | N/A | 0: 4Bh<br>1: 21h                                                                                                                                                            | This bit is set to 0 by default.                                        |
| 1   | PFM_EN                     | 0   | N/A              | N/A             | N/A | 0: Enabled<br>1: Disabled                                                                                                                                                   | Enables PFM when charging is disabled. This bit is set to 0 by default. |
| 0   | RESERVED                   | N/A | N/A              | N/A             | N/A | Reserved.                                                                                                                                                                   |                                                                         |

#### Note:

<sup>7)</sup> This register is for the one-time programmable (OTP) memory. It is not accessible.



### **OTP MAP**

| #  | Bit[7]                                          | Bit[6] | Bit[5]                                          | Bit[4] | Bit[3]        | Bit[2]  | Bit[1] | Bit[0] |
|----|-------------------------------------------------|--------|-------------------------------------------------|--------|---------------|---------|--------|--------|
| 00 | N/A                                             |        | I <sub>IN_LIM</sub> : 100mA to 3250mA/50mA step |        |               |         |        |        |
| 01 | N/A                                             |        | V <sub>IN_MIN</sub> : 3.7V to 15.2V/100mV step  |        |               |         |        |        |
| 05 | N/A                                             |        | Icc: 320mA to 4520mA/40mA step                  |        |               |         |        |        |
| 07 | V <sub>BATT_REG</sub> : 3.4V to 4.67V/10mV step |        |                                                 |        |               |         | N/A    |        |
| 08 | N/A CHG_TMR                                     |        |                                                 |        |               |         | N/A    |        |
| 18 | IINLIM/VINMIN<br>RESET_EN                       | N/A    | N/A                                             | N/A    | VINOVP_<br>CS | ADDRESS | PFM_EN | N/A    |

## **OTP DEFAULT**

| OTP Items             | Default                                    |
|-----------------------|--------------------------------------------|
| I <sub>IN_LIM</sub>   | 500mA                                      |
| V <sub>IN_MIN</sub>   | 4.3V                                       |
| lcc                   | 1.84A                                      |
| V <sub>BATT_REG</sub> | 4.2V                                       |
| CHG_TMR               | 12hrs                                      |
| INLIM/VINMIN RESET_EN | IIN_LIM and VIN_MIN not reset when VIN POR |
| VINOVP_CS             | 16.8V                                      |
| ADDRESS               | 4Bh                                        |
| PFM_EN                | Enabled                                    |

### **APPLICATION INFORMATION**

#### **Setting the Input Current Limit**

The input current limit ( $I_{\text{IN\_LIM}}$ ) is set according to the input power source.  $I_{\text{IN\_LIM}}$  can be set through the I<sup>2</sup>C using the MP2733's GUI. If a user wants to set a current limit that cannot be set by the I<sup>2</sup>C, it can be set using the ILIM pin. Connect a resistor from the ILIM pin to AGND to program  $I_{\text{IN\_LIM}}$ . The MP2733 selects the lower value between the I<sup>2</sup>C setting and the resistor setting. The ILIM pin resistance can be calculated with Equation (1) on page 22.

See Table 1 on page 22 to determine how to set  $I_{\text{IN LIM}}$  for USB inputs.

### **Selecting the Inductor**

Inductor selection is a tradeoff between cost, size, and efficiency. A smaller-value inductor is physically small, but results in higher ripple current, magnetic hysteretic loss, and output capacitance. A larger-value inductor provides lower ripple current and smaller output filter capacitors, but results in higher inductor DC resistance (DCR) loss.

For the best results, the inductor ripple current should not exceed 30% of the maximum load current under the worst-case conditions. For the MP2733 to operate with a typical 5V input voltage, the maximum inductor current ripple occurs at the corner point between pre-charge and constant current charge. The inductance (L) can be estimated with Equation (2):

$$L = \frac{V_{\text{IN}} - V_{\text{SYS}}}{\Delta I_{\text{I} \text{ MAX}}} \frac{V_{\text{SYS}}}{V_{\text{IN}} \times f_{\text{SW}}(\text{MHz})} (\mu H)$$
 (2)

Where  $V_{IN}$  is the input voltage,  $V_{SYS}$  is the system voltage,  $f_{SW}$  is the switching frequency, and  $\Delta I_{L\_MAX}$  is the maximum inductor ripple current, (usually 30% of the CC charge current).

I<sub>PEAK</sub> can be calculated with Equation (3):

$$I_{PEAK} = I_{LOAD(MAX)} \times (1 + \frac{\Delta I_{L\_MAX}}{2})(A)$$
 (3)

The maximum charge current can be set to 4.5A, but the real charge current cannot reach this value due to the input current limit. For typical applications, the maximum inductor current ripple is set to 0.5A with a 5V input voltage, and the inductance is  $1.5\mu H$ . Select a  $1\mu H$  inductor for low-profile operation.

To optimize efficiency, choose an inductor with a low DC resistance.

#### Selecting the Input Capacitor

The converter has a discontinuous input current, and requires a capacitor to supply the AC current to the converter while maintaining the DC input voltage. Use low-ESR capacitors for the best performance. Ceramic capacitors are recommended, but tantalum or low-ESR electrolytic capacitors are sufficient. Choose ceramic capacitors with X5R or X7R dielectrics.

Since the input capacitor ( $C_{IN}$ ) absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated with Equation (4):

$$I_{CIN} = I_{LOAD} \times \sqrt{\frac{V_{SYS}}{V_{IN}}} \sqrt{1 - \frac{V_{SYS}}{V_{IN}}}$$
 (4)

The worst-case condition occurs when  $V_{\text{IN}} = 2V_{\text{SYS}}$ , and  $I_{\text{CIN}} = I_{\text{SYS}}$  / 2. For simplification, choose an input capacitor with an RMS current rating that exceeds half of the maximum load current.

For the MP2733, the RMS current in the input capacitor is from PMID to GND. This means a small, high-quality ceramic capacitor (e.g.  $10\mu F$ ) should be placed from VPMID to PGND, as close to the IC as possible. The remaining capacitor should be placed from VIN to GND.

When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge that prevents excessive voltage ripple at the input.

#### Selecting the Output Capacitor

In the typical application circuit, the output capacitor ( $C_{SYS}$ ) is in parallel with the SYS load.  $C_{SYS}$  absorbs the high-frequency switching ripple current and smooths the output voltage. Its impedance must be below that of the system load to ensure that it properly absorbs the ripple current.

It is recommended to use a ceramic capacitor because its lower ESR and smaller size allow the ESR of the output capacitor to be ignored.



The output voltage ripple can be calculated with Equation (5):

$$\Delta R = \frac{\Delta V_{SYS}}{V_{SYS}} = \frac{1 - \frac{V_{SYS}}{V_{IN}}}{8 \times C_{SYS} \times f_{SW}^2 \times L} \%$$
 (5)

To guarantee a ±0.5% system voltage accuracy, the maximum output voltage ripple must not exceed 0.5% (e.g. 0.1%). The maximum output voltage ripple occurs at the minimum system voltage and the maximum input voltage.

The output capacitance (C<sub>SYS</sub>) can be calculated with Equation (6):

$$C_{SYS} = \frac{1 - \frac{V_{SYS}}{V_{IN}}}{8 \times f_{SW}^2 \times L \times \Delta R}$$
 (6)

For example, if  $V_{IN}$  = 5V,  $V_{SYS}$  = 3.7V, L = 1 $\mu$ H,  $f_{SW}$  = 1.35MHz, and  $\Delta R$  = 0.1%, choose a 22 $\mu$ F ceramic capacitor.

#### Selecting the NTC Resistor

Figure 7 on page 24 shows an external resistor divider reference circuit that limits the low-temperature threshold ( $V_{COLD}$ ) and high-temperature threshold ( $V_{HOT}$ ). For a given NTC thermistor, select the appropriate  $R_{T2}$  and  $R_{T1}$  values to set the NTC window, calculated with Equation (7) and Equation (8), respectively:

$$R_{\text{T2}} = \frac{R_{\text{NTC\_HOT}} \times V_{\text{COLD}} \times (1 - V_{\text{HOT}}) - R_{\text{NTC\_COLD}} \times V_{\text{HOT}} \times (1 - V_{\text{COLD}})}{V_{\text{HOT}} - V_{\text{COLD}}} \tag{7}$$

$$R_{T1} = \frac{(1 - V_{COLD}) \times (R_{NTC\_COLD} + R_{T2})}{V_{COLD}}$$
 (8)

Where  $R_{\text{NTC\_HOT}}$  is the value of the NTC resistor at the high temperature of the required temperature operation range, and  $R_{\text{NTC\_COLD}}$  is the value of the NTC resistor at the low temperature.

 $R_{T1}$  and  $R_{T2}$  allow the high-temperature limit and low-temperature limit to be configured independently. With this feature, the MP2733 can operate within most NTC resistor and temperature operation range requirements.

The  $R_{T1}$  and  $R_{T2}$  values depend on the type of NTC resistor. For example, a 103AT thermistor must have the following electrical characteristics:

- At 0°C,  $R_{NTC COLD} = 27.28k\Omega$
- At 60°C,  $R_{NTC HOT} = 3.02k\Omega$

 $V_{HOT}$  is selected to be 34% of VNTC and  $V_{COLD}$  is selected to be 72% of VNTC via the REG16h register. Using Equation (7) and Equation (8),  $R_{T1} = 11.8 k\Omega$  and  $R_{T2} = 3.06 k\Omega$ .

#### **PCB Layout Guidelines**

Proper PCB layout is critical to meet specified noise rejection requirements and high efficiency. For the best results, follow the guidelines below:

- Route the power stages adjacent to their grounds. Minimize the high-side switching node (SW and inductor), the trace lengths in the high-current paths, and the currentsense resistor trace.
- 2. Keep the switching node short, and route it away from all small control signals, especially the feedback network.
- 3. Place the input capacitor as close as possible to the PMID and PGND pins.
- Place the output inductor close to the IC, and connect the output capacitor between the inductor and PGND of the IC.
- For high-current applications, the pins for the power pads (IN, SW, SYS, BATT, and PGND) should be connected to as much copper on the board as possible. This improves thermal performance by conducting heat away from the IC.
- 6. Connect a ground plane directly to the return of all components through via holes. It is also recommended to put via holes inside the PGND pads for the IC, if possible. A star ground design approach is recommended to keep the circuit block currents isolated (high-power PGND and low-power, small signal AGND) which reduces noise coupling and ground-bounce issues. A single ground plane for this design offers good results. With a small layout and a single ground plane, there is no ground-bounce, and having the components separated minimizes coupling between signals and stability requirements.
- 7. Pull the connection wire from the MCU (I<sup>2</sup>C) far from the SW mode and copper regions.
- 8. Place SCL and SDA in close parallel.

### TYPICAL APPLICATION CIRCUIT



**Figure 19: Typical Application Circuit** 

Table 3: Key BOM of Figure 19

| Qty | Ref | Value | Description                           | Package | Manufacturer |
|-----|-----|-------|---------------------------------------|---------|--------------|
| 1   | C1  | 1µF   | Ceramic capacitor, 50V, X5R or X7R    | 0603    | Any          |
| 1   | C2  | 10µF  | Ceramic capacitor, 50V,<br>X5R or X7R | 0603    | Any          |
| 1   | С3  | 10µF  | Ceramic capacitor, 16V,<br>X5R or X7R | 0603    | Any          |
| 1   | C4  | 47nF  | Ceramic capacitor, 16V,<br>X5R or X7R | 0603    | Any          |
| 1   | C5  | 22µF  | Ceramic capacitor, 16V,<br>X5R or X7R | 0805    | Any          |
| 1   | C6  | 22µF  | Ceramic capacitor, 16V,<br>X5R or X7R | 0805    | Any          |
| 1   | L1  | 1.0µH | >9.6A                                 | N/A     | Any          |



### **PACKAGE INFORMATION**

#### QFN-26 (3.5mmx3.5mm)





#### **TOP VIEW**

**BOTTOM VIEW** 



#### **SIDE VIEW**



#### **NOTE:**

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX.
- 3) JEDEC REFERENCE IS MO-220.
- 4) DRAWING IS NOT TO SCALE.



### **CARRIER INFORMATION**



| Part Number          | Package<br>Description  | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch | Trailer<br>Leader/<br>Reel |
|----------------------|-------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------|----------------------------|
| MP2733GQC<br>-xxxx–Z | QFN-26<br>(3.5mmx3.5mm) | 5000              | N/A               | N/A               | 13in             | 12mm                     | 8mm                      | 125 &<br>125               |



### **REVISION HISTORY**

| Revision # | Revision Date | Description     | Pages Updated |
|------------|---------------|-----------------|---------------|
| 1.0        | 4/7/2021      | Initial Release | -             |

