# i.Core RK3568 New Engicam moule based on RockChip® RK3568 series, for machine learning and IoT, powerful graphics, connectivity and industrial applications, with up to 1 TOPS NPU, GPU and a wide set of peripherals. ## **HIGHLIGHTS** - CPU RK3568/RK3568J - Up to 1 TOPS NPU - CONNECTIVITY 2x GbE - VIDEO HDMI TX up to 4K@60Hz, MIPI DSI, MIPI DSI/LVDS, MIPI CSI #### **APPLICATIONS** ## **FEATURES** **CORES** **MEMORY** **GRAPHICS** **INTERFACES** **PROCESSING** **VIDEO** **VIDEO** **AUDIO** | <ul> <li>RockChip RK3568 CPU, Quad Core ARM Cortex-A55 @ 1.8GHz</li> <li>RockChip RK3568J CPU, Quad Core ARM Cortex-A55 @ 1.8GHz</li> </ul> | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--|--| | 4 Arm Cortex-A55 | <b>0</b> ← | | | | Up to 8GB LPDDR4 / 3200 MTs | | | | | <ul> <li>2D graphics, 3D graphics and General Purpose computing on GPU</li> <li>The Mali-G52-2EE GPU supports these compute API standards:</li> </ul> | 01 | | | | <ul> <li>OpenCL 2.0 Full Profile</li> <li>OpenGL ES 1.1, 2.0, and 3.2</li> <li>Vulkan 1.0 and 1.1.</li> </ul> | | | | | <ul> <li>HDMI TX up to 4K @ 60Hz</li> <li>MIPI DSI</li> <li>MIPI DSI/LVDS</li> <li>MIPI CSI</li> </ul> | <b>₽</b> | | | | <ul> <li>HEVC/H.265, VP9, AV1 HW decoding, up to 8k @60.</li> <li>AVC/H.264, HEVC/H.265 encoding</li> </ul> | ⊿ | | | | Build in I2S (on PMIC RK809) | | | | | | | | | | | POWER SUPPLY | • +5V DC | |------------|---------------------------|------------------------------------------------------------| | <b>●</b> ✓ | USB | <ul><li>1 x USB OTG 3.0</li><li>1 x USB HOST 2.0</li></ul> | | 0,1 | MASS<br>STORAGE | Starting from 4 GB eMMC soldered on board | | | PERIPHERAL<br>INTERFACES | SDIO, UART, CAN, PCIe, GPIOs, SPI, I2C | | ₩ | OPERATING<br>SYSTEM | <ul><li>Linux Yocto</li><li>Android</li></ul> | | 4 | DIMENSIONS | 32 x 67,6 mm | | | OPERATING<br>TEMPERATURE* | Industrial (up to 125°C Tj*) | | | | | # i.Core RK3568 <sup>\*</sup> MIPI DSIO and LVDS have shared signals, please see related chapters on HW Manua